Received: by 2002:ac0:a5a6:0:0:0:0:0 with SMTP id m35-v6csp25229imm; Fri, 31 Aug 2018 15:57:51 -0700 (PDT) X-Google-Smtp-Source: ANB0Vda4SKyk2FBcVfclIgdPgyTPlqIvmEqABLcotHidxrxiM15kUnlBbNmF39GQo5RuXCTgBEje X-Received: by 2002:a63:3387:: with SMTP id z129-v6mr16418967pgz.104.1535756271502; Fri, 31 Aug 2018 15:57:51 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1535756271; cv=none; d=google.com; s=arc-20160816; b=W4HeQtcFDFZ9aAxrDM6DaN+Wmaq86t5167+Fn61DCWFh7u77yrrLWASZ/88sT1M/mn PQfkwDEErhRXnLV44MToJFPjQou2gt3L5TINqf7a0rCfvu9CX5Bv1En5bvXbh7TsTsn4 0C7Cn1u+aP1r4C+nwY2YkWairxsilf6MNArIbY4Wu1sUyLTYK4nbi0A4Kw/NWK7gJuoh dQQD7bcMMHyBjQucKrs2cBgasHFBUoLdCHfa3cupXAa45zQScIEUPZvHfx1hgRsDBQI1 bAVzJ1BpFGYj1+P9XI5Ph+mEBrm6sdxDpAQqF0edxfCdl6XbkZ62mzHHFCilN1sAX8Iz oBdg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature:arc-authentication-results; bh=Ss6DAMy39ntUSy+xns54ZkDEt4V3I8DvbWAXkdjX6Cw=; b=qUOCHT9goexMV9lD4f0tNAx8S52oo5FZoG7W6FxV3xHHKtcU0VHN48WojPBDjX9BXn 71/MJ0+Ws4299x+3vekPI8OuGx+OSSYGPzWFRYNeeCylp6JCjUAZIM13cuOJd3vVlTSP txQtfRbE//tSPG75WYie+rfTIrlK+OGOKAB4A8qeq9H4ruNh/6OxGHGpNinCVXKDWjTb GXeEQGBL1Qmy3JifKITvMqlJTXi15WkCzqgfzDr5s8DpBpFd3MVWwGzbBX4GZsEG14no ozpJEWdbmfgTO6jmvrklIWPgocPZ0I4FMnWe/lvK7SZZB0gyUvl6kxj2c19uie1jvPYv lEZA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=I5vmFWKa; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id f62-v6si11135524plf.164.2018.08.31.15.57.36; Fri, 31 Aug 2018 15:57:51 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=I5vmFWKa; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727778AbeIADFf (ORCPT + 99 others); Fri, 31 Aug 2018 23:05:35 -0400 Received: from mail-lj1-f195.google.com ([209.85.208.195]:39365 "EHLO mail-lj1-f195.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727637AbeIADFf (ORCPT ); Fri, 31 Aug 2018 23:05:35 -0400 Received: by mail-lj1-f195.google.com with SMTP id l15-v6so11254840lji.6; Fri, 31 Aug 2018 15:55:53 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=Ss6DAMy39ntUSy+xns54ZkDEt4V3I8DvbWAXkdjX6Cw=; b=I5vmFWKay/8fsuwJkkKhQknOmVgPjapOICdS8P8FjP9IpBYLN9P2rNIumlBR6IWTpP DZYczlWEuoyG+4SMSal67H9CkfulX7VtQ0DDzXZnTQQa/fWh5AI0yUUQ7yJYAuKcR8WX CgpVWK61J4A11L8wrKh+M3kVTW0r2h2RKlRpKFNZj0fJmaRCz1WBQTxrXKS8AIHUyVEo 1s95gh1bH7GhJHLsMBgLigpZcA1cpwVmRQR3MOH1McUYJbA406qNuvKIpiBUzIe2/Hw9 bbVZ4Okl7ONt/CkYbUJZgnjVfa/o5Zc3o27kGnK+1lemAroAUOK3QfwDPatiMvmFkIrr Wi7Q== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=Ss6DAMy39ntUSy+xns54ZkDEt4V3I8DvbWAXkdjX6Cw=; b=PVxiP1yyucIMQNtp6boZQ3MLm8MlSkwxjiM7NuDs1aNV0sy2xt/CLdBsHnUSKn2dXk XIzDmrssSHGA4f2GTv1YthWCBGf6v5+XUGfKD28EOFI0gT4x3tIFxY1TYS8g7D1ICqSC FXLkgElKwtORPyuaAM6JIg5flwEvr7/QhKiDoNOPAZMaHMHIRuFwdE2uLmqOfO9nKrtD cp0uLSc2qPpwjBSmCg/jHXjKinMruBoT6xOv0DXnVb3tWe6aPGKqsl1cGn/Buh+88EkS 2X7SmlChLLi5B4QgDFQkTcH16NzbaPEPMT03HKhIhYlWL2areQeGCg1nQZsH0zR98RDQ On0w== X-Gm-Message-State: APzg51A0MRJPlFQ+xJTeQXErI6E4UNvsjLM6AmYudXMI5l5NvLvS/07o dhDOnq1TmuN8TDjmX0zogkA= X-Received: by 2002:a2e:8957:: with SMTP id b23-v6mr12257099ljk.50.1535756152777; Fri, 31 Aug 2018 15:55:52 -0700 (PDT) Received: from localhost.localdomain (apn-37-248-212-140.dynamic.gprs.plus.pl. [37.248.212.140]) by smtp.gmail.com with ESMTPSA id v20-v6sm1969187ljc.94.2018.08.31.15.55.47 (version=TLS1_2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Fri, 31 Aug 2018 15:55:52 -0700 (PDT) From: Janusz Krzysztofik To: Linus Walleij Cc: Jonathan Corbet , Miguel Ojeda Sandonis , Peter Korsgaard , Peter Rosin , Ulf Hansson , Andrew Lunn , Florian Fainelli , "David S. Miller" , Dominik Brodowski , Greg Kroah-Hartman , Kishon Vijay Abraham I , Lars-Peter Clausen , Michael Hennerich , Jonathan Cameron , Hartmut Knaack , Peter Meerwald-Stadler , Jiri Slaby , Willy Tarreau , Geert Uytterhoeven , linux-doc@vger.kernel.org, linux-i2c@vger.kernel.org, linux-mmc@vger.kernel.org, netdev@vger.kernel.org, linux-iio@vger.kernel.org, devel@driverdev.osuosl.org, linux-serial@vger.kernel.org, linux-gpio@vger.kernel.org, linux-kernel@vger.kernel.org, Janusz Krzysztofik Subject: [PATCH v6 2/4] gpiolib: Identify arrays matching GPIO hardware Date: Sat, 1 Sep 2018 00:56:14 +0200 Message-Id: <20180831225616.29221-3-jmkrzyszt@gmail.com> X-Mailer: git-send-email 2.16.4 In-Reply-To: <20180831225616.29221-1-jmkrzyszt@gmail.com> References: <20180829204900.19390-1-jmkrzyszt@gmail.com> <20180831225616.29221-1-jmkrzyszt@gmail.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Certain GPIO array lookup results may map directly to GPIO pins of a single GPIO chip in hardware order. If that condition is recognized and handled efficiently, significant performance gain of get/set array functions may be possible. While processing a request for an array of GPIO descriptors, identify those which represent corresponding pins of a single GPIO chip. Skip over pins which require open source or open drain special processing. Moreover, identify pins which require inversion. Pass a pointer to that information with the array to the caller so it can benefit from enhanced performance as soon as get/set array functions can accept and make efficient use of it. Cc: Jonathan Corbet Signed-off-by: Janusz Krzysztofik --- Documentation/driver-api/gpio/consumer.rst | 4 +- drivers/gpio/gpiolib.c | 72 +++++++++++++++++++++++++++++- drivers/gpio/gpiolib.h | 9 ++++ include/linux/gpio/consumer.h | 9 ++++ 4 files changed, 92 insertions(+), 2 deletions(-) diff --git a/Documentation/driver-api/gpio/consumer.rst b/Documentation/driver-api/gpio/consumer.rst index ed68042ddccf..7e0298b9a7b9 100644 --- a/Documentation/driver-api/gpio/consumer.rst +++ b/Documentation/driver-api/gpio/consumer.rst @@ -109,9 +109,11 @@ For a function using multiple GPIOs all of those can be obtained with one call:: enum gpiod_flags flags) This function returns a struct gpio_descs which contains an array of -descriptors:: +descriptors. It also contains a pointer to a gpiolib private structure which, +if passed back to get/set array functions, may speed up I/O proocessing:: struct gpio_descs { + struct gpio_array *info; unsigned int ndescs; struct gpio_desc *desc[]; } diff --git a/drivers/gpio/gpiolib.c b/drivers/gpio/gpiolib.c index f0e9ffa8cab6..c1ed1c759345 100644 --- a/drivers/gpio/gpiolib.c +++ b/drivers/gpio/gpiolib.c @@ -4174,7 +4174,9 @@ struct gpio_descs *__must_check gpiod_get_array(struct device *dev, { struct gpio_desc *desc; struct gpio_descs *descs; - int count; + struct gpio_array *array_info = NULL; + struct gpio_chip *chip; + int count, bitmap_size; count = gpiod_count(dev, con_id); if (count < 0) @@ -4190,9 +4192,77 @@ struct gpio_descs *__must_check gpiod_get_array(struct device *dev, gpiod_put_array(descs); return ERR_CAST(desc); } + descs->desc[descs->ndescs] = desc; + + chip = gpiod_to_chip(desc); + /* + * Select a chip of first array member + * whose index matches its pin hardware number + * as a candidate for fast bitmap processing. + */ + if (!array_info && gpio_chip_hwgpio(desc) == descs->ndescs) { + struct gpio_descs *array; + + bitmap_size = BITS_TO_LONGS(chip->ngpio > count ? + chip->ngpio : count); + + array = kzalloc(struct_size(descs, desc, count) + + struct_size(array_info, invert_mask, + 3 * bitmap_size), GFP_KERNEL); + if (!array) { + gpiod_put_array(descs); + return ERR_PTR(-ENOMEM); + } + + memcpy(array, descs, + struct_size(descs, desc, descs->ndescs + 1)); + kfree(descs); + + descs = array; + array_info = (void *)(descs->desc + count); + array_info->get_mask = array_info->invert_mask + + bitmap_size; + array_info->set_mask = array_info->get_mask + + bitmap_size; + + array_info->desc = descs->desc; + array_info->size = count; + array_info->chip = chip; + bitmap_set(array_info->get_mask, descs->ndescs, + count - descs->ndescs); + bitmap_set(array_info->set_mask, descs->ndescs, + count - descs->ndescs); + descs->info = array_info; + } + /* + * Unmark members which don't qualify for fast bitmap + * processing (different chip, not in hardware order) + */ + if (array_info && (chip != array_info->chip || + gpio_chip_hwgpio(desc) != descs->ndescs)) { + __clear_bit(descs->ndescs, array_info->get_mask); + __clear_bit(descs->ndescs, array_info->set_mask); + } else if (array_info) { + /* Exclude open drain or open source from fast output */ + if (gpiochip_line_is_open_drain(chip, descs->ndescs) || + gpiochip_line_is_open_source(chip, descs->ndescs)) + __clear_bit(descs->ndescs, + array_info->set_mask); + /* Identify 'fast' pins which require invertion */ + if (gpiod_is_active_low(desc)) + __set_bit(descs->ndescs, + array_info->invert_mask); + } + descs->ndescs++; } + if (array_info) + dev_dbg(dev, + "GPIO array info: chip=%s, size=%d, get_mask=%lx, set_mask=%lx, invert_mask=%lx\n", + array_info->chip->label, array_info->size, + *array_info->get_mask, *array_info->set_mask, + *array_info->invert_mask); return descs; } EXPORT_SYMBOL_GPL(gpiod_get_array); diff --git a/drivers/gpio/gpiolib.h b/drivers/gpio/gpiolib.h index 11e83d2eef89..b60905d558b1 100644 --- a/drivers/gpio/gpiolib.h +++ b/drivers/gpio/gpiolib.h @@ -183,6 +183,15 @@ static inline bool acpi_can_fallback_to_crs(struct acpi_device *adev, } #endif +struct gpio_array { + struct gpio_desc **desc; + unsigned int size; + struct gpio_chip *chip; + unsigned long *get_mask; + unsigned long *set_mask; + unsigned long invert_mask[]; +}; + struct gpio_desc *gpiochip_get_desc(struct gpio_chip *chip, u16 hwnum); int gpiod_get_array_value_complex(bool raw, bool can_sleep, unsigned int array_size, diff --git a/include/linux/gpio/consumer.h b/include/linux/gpio/consumer.h index 1b21dc7b0fad..8dede3e886af 100644 --- a/include/linux/gpio/consumer.h +++ b/include/linux/gpio/consumer.h @@ -17,11 +17,20 @@ struct device; */ struct gpio_desc; +/** + * Opaque descriptor for a structure of GPIO array attributes. This structure + * is attached to struct gpiod_descs obtained from gpiod_get_array() and can be + * passed back to get/set array functions in order to activate fast processing + * path if applicable. + */ +struct gpio_array; + /** * Struct containing an array of descriptors that can be obtained using * gpiod_get_array(). */ struct gpio_descs { + struct gpio_array *info; unsigned int ndescs; struct gpio_desc *desc[]; }; -- 2.16.4