Received: by 2002:ac0:a5a6:0:0:0:0:0 with SMTP id m35-v6csp3036859imm; Tue, 4 Sep 2018 14:20:10 -0700 (PDT) X-Google-Smtp-Source: ANB0Vdbel0Q1LuhmVoUy8Cey2l6GGD8Sg19yn2OnPmx+NgWbYEVE6NZYhlLkFcm4Yvq5vodhmRny X-Received: by 2002:a63:8543:: with SMTP id u64-v6mr22553635pgd.248.1536096010851; Tue, 04 Sep 2018 14:20:10 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1536096010; cv=none; d=google.com; s=arc-20160816; b=NDIr48v4y0Fo+gdb1r+S+dlgNfqUfQKhnRu5Wt8i/oSzA0odfGjoze63yRc5t/I16L KHjUdru0DSEl1Ci1lG9oH8iFU+I+cySPonZlapda2//I/WYG3TxeUvYlV5djC24ELzYq bZgklmWoEBfpmt/UaQXIQeu9HxGltbZcGvOSzXD5E0l9epDstThkXt51Wq1XHxX561rs Yh/rSFdHNL3erBG1vFfmjbTwUMh43Qgv1Cfbrgr5CwnpqasRXTYlLytjFSSOzgT/H3sy tx0y/4XPPFB+hpS44F8gTr5J76KSwQij23uLRbwKUuPfa6BxwKDIibreWr32GQcgdrMI 8llQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=XtP0zHtVr0XtdqFc/1OcosAMo46GVpMFCClvt96jLVM=; b=vBSACsBjyN6RCryEvuaFlhkvOg2z1NugDA8cuNFCTRJ+FkEXBRTuzKMea4zar2EKSJ Q4dpUDWvf2vYAjP9gOW7YomCkdir/zCu49iKk6wuRIjVIF/GsvjgQd02izTtsFO6ZVGp mWfuXg9V40AD3qr/R1E0ZFr1uKMWukRFGM07vvH5yuglduuSvFMN5WjJ00VX94kv40TN nNWqvkaL+Jo6bWNjR6QdRZKPih9DoPHva/gceMTZki7dZu+CGEh+3RYGBRjDXSg1xtp7 BCkD/Am79CHTKQ2wCpbafms9Wwv55GtZefHE6jMaAxUA1MpBME9UJw/uwIar0SarE+v0 eeoQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=ewSVpAw6; dkim=pass header.i=@codeaurora.org header.s=default header.b=ei8O880d; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id t9-v6si21715886pgr.244.2018.09.04.14.19.55; Tue, 04 Sep 2018 14:20:10 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=ewSVpAw6; dkim=pass header.i=@codeaurora.org header.s=default header.b=ei8O880d; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727354AbeIEBpX (ORCPT + 99 others); Tue, 4 Sep 2018 21:45:23 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:50716 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727217AbeIEBpW (ORCPT ); Tue, 4 Sep 2018 21:45:22 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id 4004E6092A; Tue, 4 Sep 2018 21:18:27 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1536095907; bh=IOlpyNDVhqTigHq264rg37LX/z4cmS2A8yYTWebqILY=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=ewSVpAw6QZCFHqPtHFmNJZoqV8e6kzzXa7rNzc/EKD76Dkd9wXAp7GR3OkF0k3FW1 M36i/ZjnP46wsJDo7QstNd2X6rUH6Ve82ungYha6TLfkF5mVD6HFDP5SA6XPaAJb1d 7KMju+VUFbzEjW/aHdGOEJ4cBBq4DFYbidQ/P7lo= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from codeaurora.org (i-global254.qualcomm.com [199.106.103.254]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: ilina@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id 077CB607F7; Tue, 4 Sep 2018 21:18:24 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1536095906; bh=IOlpyNDVhqTigHq264rg37LX/z4cmS2A8yYTWebqILY=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=ei8O880dxT6YHRnTEDKF5rKjpksFIrKTOvU93v5BSk77n+xBepVepZgLCk7Nb2Czz sfxW32DPcnkVp6kjxmHCs9BKHvd719agHNjDJGipepar5+CnoFuE8BLHtf8pMYYoqU owpBw4zjJSjEilHM2zT4x3qQrkb+FlZE6zIOcxEA= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org 077CB607F7 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=ilina@codeaurora.org From: Lina Iyer To: marc.zyngier@arm.com, bjorn.andersson@linaro.org, sboyd@kernel.org, evgreen@chromium.org, linus.walleij@linaro.org Cc: rplsssn@codeaurora.org, linux-kernel@vger.kernel.org, linux-arm-msm@vger.kernel.org, rnayak@codeaurora.org, devicetree@vger.kernel.org, andy.gross@linaro.org, dianders@chromium.org, Lina Iyer Subject: [PATCH v3 2/5] dt-bindings: pinctrl: add wakeup capable GPIOs for SDM845 Date: Tue, 4 Sep 2018 15:18:07 -0600 Message-Id: <20180904211810.5506-3-ilina@codeaurora.org> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20180904211810.5506-1-ilina@codeaurora.org> References: <20180904211810.5506-1-ilina@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Update the documentation to use interrupts-extended format for specifying the TLMM summary IRQ line that is requested from GIC and the PDC interrupts corresponding to the wakeup capable GPIOs. Update the example to show PDC interrupts for the wakeup capable GPIOs for SDM845. Cc: devicetree@vger.kernel.org Signed-off-by: Lina Iyer --- Changes in v2: - Fix PDC IRQ number in example - Describe IRQ trigger type in example --- .../bindings/pinctrl/qcom,sdm845-pinctrl.txt | 104 +++++++++++++++++- 1 file changed, 101 insertions(+), 3 deletions(-) diff --git a/Documentation/devicetree/bindings/pinctrl/qcom,sdm845-pinctrl.txt b/Documentation/devicetree/bindings/pinctrl/qcom,sdm845-pinctrl.txt index 665aadb5ea28..c96417b291d1 100644 --- a/Documentation/devicetree/bindings/pinctrl/qcom,sdm845-pinctrl.txt +++ b/Documentation/devicetree/bindings/pinctrl/qcom,sdm845-pinctrl.txt @@ -13,10 +13,21 @@ SDM845 platform. Value type: Definition: the base address and size of the TLMM register space. -- interrupts: +- interrupts-extended: Usage: required Value type: - Definition: should specify the TLMM summary IRQ. + Definition: should specify the TLMM summary IRQ as the first + interrupt. Optionally, wake up capable GPIOs may list + their corresponding PDC interrupts here. + +- interrupt-names: + Usage: required + Value type: + Definition: the names matching the interrupt definition in the + interrupts-extended property. The first interrupt name + must be "summary-irq" for the TLMM summary IRQ. PDC + interrupts must be described by "gpioN", where N is the + GPIO line corresponding to the PDC IRQ. - interrupt-controller: Usage: required @@ -155,11 +166,98 @@ Example: tlmm: pinctrl@3400000 { compatible = "qcom,sdm845-pinctrl"; reg = <0x03400000 0xc00000>; - interrupts = ; gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; + interrupts-extended = + <&intc GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 30 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 31 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 32 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 33 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 34 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 35 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 36 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 37 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 38 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 39 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 41 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 42 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 43 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 44 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 45 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 46 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 47 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 49 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 50 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 51 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 52 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 54 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 55 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 56 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 57 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 58 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 59 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 60 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 61 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 62 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 63 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 64 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 65 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 66 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 67 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 68 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 69 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 70 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 71 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 72 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 73 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 74 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 75 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 76 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 77 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 79 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 80 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 81 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 82 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 83 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 84 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 85 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 86 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 90 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 91 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 92 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 95 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 96 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 97 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 98 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 99 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 100 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 102 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 103 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 104 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 105 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 106 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 107 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 108 IRQ_TYPE_LEVEL_HIGH>; + interrupt-names = "summary-irq", + "gpio1", "gpio3", "gpio5", "gpio10", "gpio11", + "gpio20", "gpio22", "gpio24", "gpio26", "gpio30", + "gpio32", "gpio34", "gpio36", "gpio37", "gpio38", + "gpio39", "gpio40", "gpio43", "gpio44", "gpio46", + "gpio48", "gpio52", "gpio53", "gpio54", "gpio56", + "gpio57", "gpio58", "gpio59", "gpio60", "gpio61", + "gpio62", "gpio63", "gpio64", "gpio66", "gpio68", + "gpio71", "gpio73", "gpio77", "gpio78", "gpio79", + "gpio80", "gpio84", "gpio85", "gpio86", "gpio88", + "gpio91", "gpio92", "gpio95", "gpio96", "gpio97", + "gpio101", "gpio103", "gpio104", "gpio115", "gpio116", + "gpio117", "gpio118", "gpio119", "gpio120", "gpio121", + "gpio122", "gpio123", "gpio124", "gpio125", "gpio127", + "gpio128", "gpio129", "gpio130", "gpio132", "gpio133", + "gpio145", "gpio41", "gpio89", "gpio31", "gpio49", + "gpio41", "gpio89", "gpio31", "gpio49"; qup9_active: qup9-active { mux { -- The Qualcomm Innovation Center, Inc. is a member of the Code Aurora Forum, a Linux Foundation Collaborative Project