Received: by 2002:ac0:a5a6:0:0:0:0:0 with SMTP id m35-v6csp997329imm; Sat, 8 Sep 2018 13:31:13 -0700 (PDT) X-Google-Smtp-Source: ANB0VdYIw7XEUOh0BOwkAN2CKF/EKRrsyOhLs/8+qSrtp+iz45bi/Q5U8fkPDwI/kPgMb6QhSIfi X-Received: by 2002:a63:cc04:: with SMTP id x4-v6mr14533484pgf.33.1536438673802; Sat, 08 Sep 2018 13:31:13 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1536438673; cv=none; d=google.com; s=arc-20160816; b=WUSidtozwkPXuAJldLQqqzX5eUFmtnA25LstqtrELNOO6kI9Y2bVgPstnLAWlK3vSD 7CSEhTqxIC3hgzzRp64/0lDfgd+TbG/jC4KZiH5HK6e51rE4FWWPF/3QlcVslNLx/5/H fS0E9HURmJV+xWk0eGomnIRUuvD/+i+vBvJ7UO8lxOjo6dM2Ni3JrUYc9nQvnr2Ky+3s 6oRNjDFJ9qVrUBg3QCSo4BQwwV2iTYWaJzpJ3sc+olwEG+o1lLms8l/7aHJ/dzQ38ciI JbYZdc2EchFdkGlqai0BCa3vLzD0P8opDr8qA4omkx2jigYtEO3S5mEH7qfq6aKl+bRk bKZg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dmarc-filter:dkim-signature:dkim-signature; bh=5rv197Cvx7lUUJwvSge72cga/5HlWfbLmtkVtEIsLK4=; b=ZAG/QgJZzTeYWA0ryWFATUI6rz6AqKmHRryPpqDewS2Gqmtko4GnMxUoNgd/uTux+f LF2PuHeXoK47OTtN+kg4R1PGbF1ZT6ijExA0bOqZc6kvUVuIg6Ytx8nPZFpn530ONj9p Xo62Q5AI8CYPBZyT3Xoi53m1pvbhcwJAdXuKDGMTMAMB0NPbs5epz0kvTuccm4l182aJ jEDFRGfnko55aXvC5ft9XOGOTAdCsZ+8f6IHzSqKYmMTCdFRpUcdVYqsuXPB+fqEuO2U b8si8aW/eD8sWLPOfDkE+ajmJwDnjtUI6qVNhFHAUKYOzqONanHBNN1+UfQmCAr48MH5 ihaA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=Mnxs8KCh; dkim=pass header.i=@codeaurora.org header.s=default header.b=QVFeaYzL; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 71-v6si12067369pla.92.2018.09.08.13.30.58; Sat, 08 Sep 2018 13:31:13 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=Mnxs8KCh; dkim=pass header.i=@codeaurora.org header.s=default header.b=QVFeaYzL; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727942AbeIIBPs (ORCPT + 99 others); Sat, 8 Sep 2018 21:15:48 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:49060 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727616AbeIIBPs (ORCPT ); Sat, 8 Sep 2018 21:15:48 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id AD54A60C4B; Sat, 8 Sep 2018 20:28:45 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1536438528; bh=s/4HW6Ju/hAPrCTV9+MZr06mE12Pko0OOktWpH8Rzyg=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=Mnxs8KChdBJX97/83BjmZXVl68/GK+dQsHodh4/2cHWIcm4wU6q7wiDb2r18TpAID p7VWL/eQyLEZcue9lbBWlkdiloyuf8FuPde0fK5lQ3JV9l43q4VhFNXUkmOu3lhB1i 7/oy1AEOmIfkX82tDRaeFgKoc791YAx3cdKDpvxo= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from blr-ubuntu-253.qualcomm.com (blr-bdr-fw-01_globalnat_allzones-outside.qualcomm.com [103.229.18.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: saiprakash.ranjan@codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id C0ABA60BE1; Sat, 8 Sep 2018 20:28:33 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1536438523; bh=s/4HW6Ju/hAPrCTV9+MZr06mE12Pko0OOktWpH8Rzyg=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=QVFeaYzL7OivItbKyrt8rYyWRZ+DjN8wvYCUM9QQP/d3Ir0HWwEgVQo4Kcb0fwMs0 J6NlkUPmeFAPJSpGAGgL6KxGXDxycFE36wOXBf2B5IYX3QaedKYfw6m9LhFT1lV650 RnjVQjM6zSeJcnf2wXcNasW6/2OIRQ2ToXhKZmXM= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org C0ABA60BE1 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=saiprakash.ranjan@codeaurora.org From: Sai Prakash Ranjan To: Steven Rostedt , Ingo Molnar , Laura Abbott , Kees Cook , Anton Vorontsov , Rob Herring , devicetree@vger.kernel.org, Colin Cross , Jason Baron , Tony Luck , Arnd Bergmann , Catalin Marinas , Will Deacon , Joel Fernandes , Masami Hiramatsu , Joe Perches , Jim Cromie Cc: Rajendra Nayak , Vivek Gautam , Sibi Sankar , linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, linux-arm-msm@vger.kernel.org, Greg Kroah-Hartman , Ingo Molnar , Tom Zanussi , Prasad Sodagudi , tsoni@codeaurora.org, Bryan Huntsman , Tingwei Zhang , Sai Prakash Ranjan Subject: [PATCH 5/6] arm64/io: Add header for instrumentation of io operations Date: Sun, 9 Sep 2018 01:57:06 +0530 Message-Id: X-Mailer: git-send-email 2.18.0 In-Reply-To: References: Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The new asm-generic/io-instrumented.h will keep arch code clean and separate from instrumented version which traces io register accesses. This instrumented header can later be included in arm as well for tracing io register accesses. Suggested-by: Will Deacon Signed-off-by: Sai Prakash Ranjan --- arch/arm64/include/asm/io.h | 25 ++++++--------- include/asm-generic/io-instrumented.h | 45 +++++++++++++++++++++++++++ 2 files changed, 54 insertions(+), 16 deletions(-) create mode 100644 include/asm-generic/io-instrumented.h diff --git a/arch/arm64/include/asm/io.h b/arch/arm64/include/asm/io.h index 35b2e50f17fb..768a6a8c5778 100644 --- a/arch/arm64/include/asm/io.h +++ b/arch/arm64/include/asm/io.h @@ -36,32 +36,27 @@ /* * Generic IO read/write. These perform native-endian accesses. */ -#define __raw_writeb __raw_writeb -static inline void __raw_writeb(u8 val, volatile void __iomem *addr) +static inline void arch_raw_writeb(u8 val, volatile void __iomem *addr) { asm volatile("strb %w0, [%1]" : : "rZ" (val), "r" (addr)); } -#define __raw_writew __raw_writew -static inline void __raw_writew(u16 val, volatile void __iomem *addr) +static inline void arch_raw_writew(u16 val, volatile void __iomem *addr) { asm volatile("strh %w0, [%1]" : : "rZ" (val), "r" (addr)); } -#define __raw_writel __raw_writel -static inline void __raw_writel(u32 val, volatile void __iomem *addr) +static inline void arch_raw_writel(u32 val, volatile void __iomem *addr) { asm volatile("str %w0, [%1]" : : "rZ" (val), "r" (addr)); } -#define __raw_writeq __raw_writeq -static inline void __raw_writeq(u64 val, volatile void __iomem *addr) +static inline void arch_raw_writeq(u64 val, volatile void __iomem *addr) { asm volatile("str %x0, [%1]" : : "rZ" (val), "r" (addr)); } -#define __raw_readb __raw_readb -static inline u8 __raw_readb(const volatile void __iomem *addr) +static inline u8 arch_raw_readb(const volatile void __iomem *addr) { u8 val; asm volatile(ALTERNATIVE("ldrb %w0, [%1]", @@ -71,8 +66,7 @@ static inline u8 __raw_readb(const volatile void __iomem *addr) return val; } -#define __raw_readw __raw_readw -static inline u16 __raw_readw(const volatile void __iomem *addr) +static inline u16 arch_raw_readw(const volatile void __iomem *addr) { u16 val; @@ -83,8 +77,7 @@ static inline u16 __raw_readw(const volatile void __iomem *addr) return val; } -#define __raw_readl __raw_readl -static inline u32 __raw_readl(const volatile void __iomem *addr) +static inline u32 arch_raw_readl(const volatile void __iomem *addr) { u32 val; asm volatile(ALTERNATIVE("ldr %w0, [%1]", @@ -94,8 +87,7 @@ static inline u32 __raw_readl(const volatile void __iomem *addr) return val; } -#define __raw_readq __raw_readq -static inline u64 __raw_readq(const volatile void __iomem *addr) +static inline u64 arch_raw_readq(const volatile void __iomem *addr) { u64 val; asm volatile(ALTERNATIVE("ldr %0, [%1]", @@ -193,6 +185,7 @@ extern void __iomem *ioremap_cache(phys_addr_t phys_addr, size_t size); #define iowrite32be(v,p) ({ __iowmb(); __raw_writel((__force __u32)cpu_to_be32(v), p); }) #define iowrite64be(v,p) ({ __iowmb(); __raw_writeq((__force __u64)cpu_to_be64(v), p); }) +#include #include /* diff --git a/include/asm-generic/io-instrumented.h b/include/asm-generic/io-instrumented.h new file mode 100644 index 000000000000..7b050e2487ed --- /dev/null +++ b/include/asm-generic/io-instrumented.h @@ -0,0 +1,45 @@ +/* SPDX-License-Identifier: GPL-2.0 */ +#ifndef _ASM_GENERIC_IO_INSTRUMENTED_H +#define _ASM_GENERIC_IO_INSTRUMENTED_H + +#if defined(CONFIG_TRACING_EVENTS_IO) +#include + +extern struct tracepoint __tracepoint_io_write; +extern struct tracepoint __tracepoint_io_read; +#define io_tracepoint_active(t) static_key_false(&(t).key) +extern void do_trace_io_write(const char *type, void *addr); +extern void do_trace_io_read(const char *type, void *addr); +#else +#define io_tracepoint_active(t) false +static inline void do_trace_io_write(const char *type, void *addr) {} +static inline void do_trace_io_read(const char *type, void *addr) {} +#endif /* CONFIG_TRACING_EVENTS_IO */ + +#define __raw_write(v, a, _l) ({ \ + volatile void __iomem *_a = (a); \ + if (io_tracepoint_active(__tracepoint_io_write)) \ + do_trace_io_write(__stringify(write##_l), (void __force *)(_a));\ + arch_raw_write##_l((v), _a); \ + }) + +#define __raw_writeb(v, a) __raw_write((v), a, b) +#define __raw_writew(v, a) __raw_write((v), a, w) +#define __raw_writel(v, a) __raw_write((v), a, l) +#define __raw_writeq(v, a) __raw_write((v), a, q) + +#define __raw_read(a, _l, _t) ({ \ + _t __a; \ + const volatile void __iomem *_a = (a); \ + if (io_tracepoint_active(__tracepoint_io_read)) \ + do_trace_io_read(__stringify(read##_l), (void __force *)(_a)); \ + __a = arch_raw_read##_l(_a); \ + __a; \ + }) + +#define __raw_readb(a) __raw_read((a), b, u8) +#define __raw_readw(a) __raw_read((a), w, u16) +#define __raw_readl(a) __raw_read((a), l, u32) +#define __raw_readq(a) __raw_read((a), q, u64) + +#endif /* _ASM_GENERIC_IO_INSTRUMENTED_H */ -- QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation