Received: by 2002:ac0:a5a6:0:0:0:0:0 with SMTP id m35-v6csp3591368imm; Mon, 10 Sep 2018 21:44:50 -0700 (PDT) X-Google-Smtp-Source: ANB0VdbnH4xpvyBqKf2VfgVIZpZHC+fgzleAsFcpGBJP098/nEEdKxSNouQz52VvoJl2vbQ3AQgl X-Received: by 2002:a62:6003:: with SMTP id u3-v6mr27472719pfb.114.1536641090080; Mon, 10 Sep 2018 21:44:50 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1536641090; cv=none; d=google.com; s=arc-20160816; b=gQmwF6GfW3jQt3ilSCFG7DA6KPJGJDfZiCsL2gjklV/7hxX8ThyObdB9SqG5TRmBDv wyuv4Hc7fdcmxQTn/otgrDDS06h1XXBMrk7yhUXjbf0OGJ7rQqquvoA6bUsWe4iBACp7 xmrio9O7+emltRVTfYjaYXDGILEVfVqoQqTW8usI3r/G5559GY4oHvyOC8ARpDuoAS+g 9V5/6rijgli2eSqeIoEbfr3k4jlKy91NDUn4BUPCvVoO7hs7/xA4SvQS94X3vvUr7Lo7 RrlRkdNh07X1IeMuyj151BI/nC2DNpEHPhYp3ieMt9TZcIYiIsvpuk+OCQtFNG0hR39n ngUw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from :dmarc-filter:dkim-signature:dkim-signature; bh=JGnH3V8NkpnbRxVhBYSdJ8ELHHgc7IL5NVncNciMBjY=; b=Lvdd2nguuk2fqZlfR3UbPHXUZv9x5pew6moh+NuVscLIHVMHeqUeuJ7gYA6AyXNMdT fxoqe5vjcQF1E7ttQFZHVqvzfTAaIbGfEj9F+qmMUcBEuKJ6R9M7rs4yNQGteg2pCRiJ bRi+hNxNFlpCXE8B/2lW9btnJpeqSWVMtpJxvwN+3VxH0qnjklSYKUy7lAX3TJbVCrPp mXBx6xFs1xXjJRxZgU/Xm8LNLlw3GKSKEzuXU0+nlmR/RgUk4iL4fW0txsLPPG9NjWSq rw7uRe8AJSykYsKuM//znQKJm7C3x2q/xS+JIhbbGWuNHjdKcLgoqx9YkReY3lI9zc5v UEcA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=dXsiEzoz; dkim=pass header.i=@codeaurora.org header.s=default header.b=CAfR1HE0; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id c10-v6si17766182pla.450.2018.09.10.21.44.33; Mon, 10 Sep 2018 21:44:50 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=dXsiEzoz; dkim=pass header.i=@codeaurora.org header.s=default header.b=CAfR1HE0; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726675AbeIKJly (ORCPT + 99 others); Tue, 11 Sep 2018 05:41:54 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:35672 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726426AbeIKJlx (ORCPT ); Tue, 11 Sep 2018 05:41:53 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id 1B43E60998; Tue, 11 Sep 2018 04:44:28 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1536641068; bh=9TaJT/jh32MNAfbqU6Iwa704Nc/844JyOTeJMp1o+bM=; h=From:To:Cc:Subject:Date:From; b=dXsiEzozfdWuDQfASbGP2VXNksc+Qy7U+RlFfO6qISoxOCb5Qt2euKZpmUwlu1uqp zpGhoAtSA0NLcb7/PES7IELmNlCX3nMZ6rwX2hPwzYvfBKQFE4M28OpVmCjyiG7rAB 5wU01Q7PR9fAZIgazm4t/EqsRYpT0nc//Fl4l69A= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from CANG02.ap.qualcomm.com (unknown [180.166.53.21]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: cang@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id 13CE660818; Tue, 11 Sep 2018 04:44:23 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1536641067; bh=9TaJT/jh32MNAfbqU6Iwa704Nc/844JyOTeJMp1o+bM=; h=From:To:Cc:Subject:Date:From; b=CAfR1HE0wPaI2Bt/86pb8UmsiWpyt/QOwenxrqSXLhOxr0v3upLfVnOAzWF2jK2kc eYfwCoS811pQO+e8FsW9IvGw4gXZkvzGIy9DzHgzRo971fL9t+453g5h3rnISBBr6Z 2TaoPg23VcykO4J1KBqWFH68gJSr25WfYYLXx6Dg= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org 13CE660818 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=cang@codeaurora.org From: Can Guo To: subhashj@codeaurora.org, asutoshd@codeaurora.org, vivek.gautam@codeaurora.org, evgreen@chromium.org, rnayak@codeaurora.org, vinholikatti@gmail.com, jejb@linux.vnet.ibm.com, martin.petersen@oracle.com Cc: linux-scsi@vger.kernel.org, Can Guo , Kishon Vijay Abraham I , Greg Kroah-Hartman , Manu Gautam , Sasha Levin , linux-kernel@vger.kernel.org (open list:GENERIC PHY FRAMEWORK) Subject: [PATCH v9 1/7] phy: Update PHY power control sequence Date: Tue, 11 Sep 2018 12:37:05 +0800 Message-Id: <20180911044418.15960-1-cang@codeaurora.org> X-Mailer: git-send-email 2.15.0.windows.1 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org All PHYs should be powered on before register configuration starts. And only PCIe PHYs need an extra power control before deasserts reset state. Signed-off-by: Can Guo Reviewed-by: Manu Gautam Reviewed-by: Vivek Gautam Reviewed-by: Evan Green --- drivers/phy/qualcomm/phy-qcom-qmp.c | 19 ++++++++++++------- 1 file changed, 12 insertions(+), 7 deletions(-) diff --git a/drivers/phy/qualcomm/phy-qcom-qmp.c b/drivers/phy/qualcomm/phy-qcom-qmp.c index 97ef942..ccb8578 100644 --- a/drivers/phy/qualcomm/phy-qcom-qmp.c +++ b/drivers/phy/qualcomm/phy-qcom-qmp.c @@ -935,10 +935,12 @@ static void qcom_qmp_phy_configure(void __iomem *base, } } -static int qcom_qmp_phy_com_init(struct qcom_qmp *qmp) +static int qcom_qmp_phy_com_init(struct qmp_phy *qphy) { + struct qcom_qmp *qmp = qphy->qmp; const struct qmp_phy_cfg *cfg = qmp->cfg; void __iomem *serdes = qmp->serdes; + void __iomem *pcs = qphy->pcs; void __iomem *dp_com = qmp->dp_com; int ret, i; @@ -979,10 +981,6 @@ static int qcom_qmp_phy_com_init(struct qcom_qmp *qmp) goto err_rst; } - if (cfg->has_phy_com_ctrl) - qphy_setbits(serdes, cfg->regs[QPHY_COM_POWER_DOWN_CONTROL], - SW_PWRDN); - if (cfg->has_phy_dp_com_ctrl) { qphy_setbits(dp_com, QPHY_V3_DP_COM_POWER_DOWN_CTRL, SW_PWRDN); @@ -1000,6 +998,12 @@ static int qcom_qmp_phy_com_init(struct qcom_qmp *qmp) SW_USB3PHY_RESET_MUX | SW_USB3PHY_RESET); } + if (cfg->has_phy_com_ctrl) + qphy_setbits(serdes, cfg->regs[QPHY_COM_POWER_DOWN_CONTROL], + SW_PWRDN); + else + qphy_setbits(pcs, QPHY_POWER_DOWN_CONTROL, cfg->pwrdn_ctrl); + /* Serdes configuration */ qcom_qmp_phy_configure(serdes, cfg->regs, cfg->serdes_tbl, cfg->serdes_tbl_num); @@ -1090,7 +1094,7 @@ static int qcom_qmp_phy_init(struct phy *phy) dev_vdbg(qmp->dev, "Initializing QMP phy\n"); - ret = qcom_qmp_phy_com_init(qmp); + ret = qcom_qmp_phy_com_init(qphy); if (ret) return ret; @@ -1127,7 +1131,8 @@ static int qcom_qmp_phy_init(struct phy *phy) * Pull out PHY from POWER DOWN state. * This is active low enable signal to power-down PHY. */ - qphy_setbits(pcs, QPHY_POWER_DOWN_CONTROL, cfg->pwrdn_ctrl); + if(cfg->type == PHY_TYPE_PCIE) + qphy_setbits(pcs, QPHY_POWER_DOWN_CONTROL, cfg->pwrdn_ctrl); if (cfg->has_pwrdn_delay) usleep_range(cfg->pwrdn_delay_min, cfg->pwrdn_delay_max); -- The Qualcomm Innovation Center, Inc. is a member of the Code Aurora Forum, a Linux Foundation Collaborative Project