Received: by 2002:ac0:a5a6:0:0:0:0:0 with SMTP id m35-v6csp721867imm; Thu, 13 Sep 2018 06:49:59 -0700 (PDT) X-Google-Smtp-Source: ANB0VdZOJLFOrBuiupMH3PJ6w49h1uxA25Y0rkCzbCaqvjmIhb1wQf73DJ/BvUme/TbzsqoInQAj X-Received: by 2002:a63:de4b:: with SMTP id y11-v6mr7283187pgi.435.1536846599159; Thu, 13 Sep 2018 06:49:59 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1536846599; cv=none; d=google.com; s=arc-20160816; b=chnfenWcMFjtzTlQheHNuIyjOkeYidIqUR+XE9YOn4ruo9dmJq3nXS+QYiY9GKiMLK lfPmvDhWqBIHnKflNufd07yAqmUDugr0mKNTMeBktsYHYIoQ8ku8tfM+BztwvQQpx0oo xfXJ2l8F3sxHvyGyTZZOZLzTc3Smiix7Wjsax75qUDIgc7/vgiQXy+BPnrX2zaVNla6P SqFteTg2hUonFfcJgYLOs89Mg4EcDlQr3ZkFhRPNLHAM55OWAArsIk1ZZFe7mU1AbHJJ WX+VXAMTqBEinChvH2DXb3H8dCFNiP+zbmq8Owgj5hfP3rKWtThZhAFglOZKUi5aGv2A 3ghw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from; bh=9fWL+8gRLpuJoDKUIM8KmlwbNfRir51qHVuoxlpDhvQ=; b=BWW2xpPn4cWXntxhzBQjjNdMwdU3RD/wMzjbPay/sbxnkwwEXk4Wky9E/gLaJT4kUh FlvjsmHLn12r8Qe7yvcQrISTBVYW7mAoMLPPQxdnJTCf4+L+dgEijTUkMTizgijMEMQ8 Sx3Z9HXqzkt/WPOxE4kAW4uZKDWbx1fHXU9bHOmqQAziFj/eMdie4hNY0oTPUOvH3mHj LppmSmWvwbhilXTTd+2brw3xsj5ipseymTzsCaFV8/TghDADAv/0ULQot3HnwmAFFzqo WUwcXCV+ivTtH/M0oRreNwMo6T4cYFK2MWk1oeqP24fdDAv2lNtHe9I6jlkmi/H4qrR0 3TuQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id b24-v6si4007581pfo.54.2018.09.13.06.49.44; Thu, 13 Sep 2018 06:49:59 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730619AbeIMS6w (ORCPT + 99 others); Thu, 13 Sep 2018 14:58:52 -0400 Received: from mail.linuxfoundation.org ([140.211.169.12]:33022 "EHLO mail.linuxfoundation.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1730482AbeIMS6w (ORCPT ); Thu, 13 Sep 2018 14:58:52 -0400 Received: from localhost (ip-213-127-77-73.ip.prioritytelecom.net [213.127.77.73]) by mail.linuxfoundation.org (Postfix) with ESMTPSA id 9DDE6D19; Thu, 13 Sep 2018 13:49:17 +0000 (UTC) From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Mark Rutland , Catalin Marinas , Will Deacon , Suzuki K Poulose Subject: [PATCH 4.14 114/115] arm64: Fix mismatched cache line size detection Date: Thu, 13 Sep 2018 15:32:14 +0200 Message-Id: <20180913131830.287186421@linuxfoundation.org> X-Mailer: git-send-email 2.19.0 In-Reply-To: <20180913131823.327472833@linuxfoundation.org> References: <20180913131823.327472833@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.14-stable review patch. If anyone has any objections, please let me know. ------------------ From: Suzuki K Poulose commit 4c4a39dd5fe2d13e2d2fa5fceb8ef95d19fc389a upstream. If there is a mismatch in the I/D min line size, we must always use the system wide safe value both in applications and in the kernel, while performing cache operations. However, we have been checking more bits than just the min line sizes, which triggers false negatives. We may need to trap the user accesses in such cases, but not necessarily patch the kernel. This patch fixes the check to do the right thing as advertised. A new capability will be added to check mismatches in other fields and ensure we trap the CTR accesses. Fixes: be68a8aaf925 ("arm64: cpufeature: Fix CTR_EL0 field definitions") Cc: Cc: Mark Rutland Cc: Catalin Marinas Reported-by: Will Deacon Signed-off-by: Suzuki K Poulose Signed-off-by: Will Deacon Signed-off-by: Greg Kroah-Hartman --- arch/arm64/include/asm/cache.h | 5 +++++ arch/arm64/kernel/cpu_errata.c | 6 ++++-- arch/arm64/kernel/cpufeature.c | 4 ++-- 3 files changed, 11 insertions(+), 4 deletions(-) --- a/arch/arm64/include/asm/cache.h +++ b/arch/arm64/include/asm/cache.h @@ -20,9 +20,14 @@ #define CTR_L1IP_SHIFT 14 #define CTR_L1IP_MASK 3 +#define CTR_DMINLINE_SHIFT 16 +#define CTR_IMINLINE_SHIFT 0 #define CTR_CWG_SHIFT 24 #define CTR_CWG_MASK 15 +#define CTR_CACHE_MINLINE_MASK \ + (0xf << CTR_DMINLINE_SHIFT | 0xf << CTR_IMINLINE_SHIFT) + #define CTR_L1IP(ctr) (((ctr) >> CTR_L1IP_SHIFT) & CTR_L1IP_MASK) #define ICACHE_POLICY_VPIPT 0 --- a/arch/arm64/kernel/cpu_errata.c +++ b/arch/arm64/kernel/cpu_errata.c @@ -50,9 +50,11 @@ static bool has_mismatched_cache_line_size(const struct arm64_cpu_capabilities *entry, int scope) { + u64 mask = CTR_CACHE_MINLINE_MASK; + WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible()); - return (read_cpuid_cachetype() & arm64_ftr_reg_ctrel0.strict_mask) != - (arm64_ftr_reg_ctrel0.sys_val & arm64_ftr_reg_ctrel0.strict_mask); + return (read_cpuid_cachetype() & mask) != + (arm64_ftr_reg_ctrel0.sys_val & mask); } static int cpu_enable_trap_ctr_access(void *__unused) --- a/arch/arm64/kernel/cpufeature.c +++ b/arch/arm64/kernel/cpufeature.c @@ -180,14 +180,14 @@ static const struct arm64_ftr_bits ftr_c ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, 28, 1, 1), /* IDC */ ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_HIGHER_SAFE, 24, 4, 0), /* CWG */ ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_HIGHER_SAFE, 20, 4, 0), /* ERG */ - ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 1), /* DminLine */ + ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_DMINLINE_SHIFT, 4, 1), /* * Linux can handle differing I-cache policies. Userspace JITs will * make use of *minLine. * If we have differing I-cache policies, report it as the weakest - VIPT. */ ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_EXACT, 14, 2, ICACHE_POLICY_VIPT), /* L1Ip */ - ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0), /* IminLine */ + ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_IMINLINE_SHIFT, 4, 0), ARM64_FTR_END, };