Received: by 2002:ac0:a5a6:0:0:0:0:0 with SMTP id m35-v6csp723325imm; Thu, 13 Sep 2018 06:51:18 -0700 (PDT) X-Google-Smtp-Source: ANB0Vdbl+vw8Mc0lxrwBTWH/xeLZ0Yszxh5CPLjju5lIf9XIO7j7DiJeY/xIEhmDTfUqg7WMzId4 X-Received: by 2002:a63:88c8:: with SMTP id l191-v6mr7326018pgd.340.1536846678257; Thu, 13 Sep 2018 06:51:18 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1536846678; cv=none; d=google.com; s=arc-20160816; b=oZtLB3y1EjzCVY4GOkmtOyLfn3dbTH1LXpbf1/d+Tg0E2Bo6XWVN7BtiDNIqK1exp1 jiwkxdZg89ANOQR/4RHanjsa2JFMyUEKugAK+DzJOSjzaWwOFjUM/n0A6rn328YMtadS CB5zMt4y/Cop5WqcPXehHerjb3bGXtWdR4sF8ofeJM1gc29cKCEhNTj2v969Lg9mnlSy pVUW5qzuH0EwxyHsOc4bhvt1juEu+phXRKtLj8ap03qGQczZP1DVWVojRzxGoOsHrWg9 js+LqFt7rUg/YVQwMBZtJl/0XcnF6sbu4q1GnJmaBmMvK16EGCnch6aajV/b+2iTT6OG z+bQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from; bh=9GgcmmJmIUvO4RMZ6WVNQuxp2AvUd7ieWU1DTTSXsiI=; b=oBiN4xTLjsshDTmSM5Oq6V/QG0edWEfvq6E2Me3h4NdajLVOo2tgrTuo25gtElQezz 50Oi6f1Kp/lhAxhFmTZpuYaYOhIVSc+/hT1GZr9Vj7NTbAComlkAcfnunrH/YoU6tS7E DanKZSMYgz2wz0J+Ts2ERpZd754derbrVZS+97tUOzafjUuwjCOW3S1q8ZRHK8Y6ypJ/ kwiKL+hL3AbLzjvtE7U2FyVABM/Cq/wTrrKqKckZt5DP9hPoLGpq0Pe290fvnB5VdAij puu+9v+PaS9GKOPnvPpzgFQGBs0fBPT/z1RJvObJ5K3qd5g9LfzgUZ1JJseYuJxofxjN TwSg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id b2-v6si4009084pgk.491.2018.09.13.06.51.03; Thu, 13 Sep 2018 06:51:18 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730629AbeIMS67 (ORCPT + 99 others); Thu, 13 Sep 2018 14:58:59 -0400 Received: from mail.linuxfoundation.org ([140.211.169.12]:33026 "EHLO mail.linuxfoundation.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1730247AbeIMS66 (ORCPT ); Thu, 13 Sep 2018 14:58:58 -0400 Received: from localhost (ip-213-127-77-73.ip.prioritytelecom.net [213.127.77.73]) by mail.linuxfoundation.org (Postfix) with ESMTPSA id D82B6D19; Thu, 13 Sep 2018 13:49:23 +0000 (UTC) From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Mark Rutland , Will Deacon , Catalin Marinas , Suzuki K Poulose Subject: [PATCH 4.14 115/115] arm64: Handle mismatched cache type Date: Thu, 13 Sep 2018 15:32:15 +0200 Message-Id: <20180913131830.347673542@linuxfoundation.org> X-Mailer: git-send-email 2.19.0 In-Reply-To: <20180913131823.327472833@linuxfoundation.org> References: <20180913131823.327472833@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.14-stable review patch. If anyone has any objections, please let me know. ------------------ From: Suzuki K Poulose commit 314d53d297980676011e6fd83dac60db4a01dc70 upstream. Track mismatches in the cache type register (CTR_EL0), other than the D/I min line sizes and trap user accesses if there are any. Fixes: be68a8aaf925 ("arm64: cpufeature: Fix CTR_EL0 field definitions") Cc: Cc: Mark Rutland Cc: Will Deacon Cc: Catalin Marinas Signed-off-by: Suzuki K Poulose Signed-off-by: Will Deacon Signed-off-by: Greg Kroah-Hartman --- arch/arm64/include/asm/cpucaps.h | 3 ++- arch/arm64/kernel/cpu_errata.c | 17 ++++++++++++++--- 2 files changed, 16 insertions(+), 4 deletions(-) --- a/arch/arm64/include/asm/cpucaps.h +++ b/arch/arm64/include/asm/cpucaps.h @@ -44,7 +44,8 @@ #define ARM64_HARDEN_BRANCH_PREDICTOR 24 #define ARM64_HARDEN_BP_POST_GUEST_EXIT 25 #define ARM64_SSBD 26 +#define ARM64_MISMATCHED_CACHE_TYPE 27 -#define ARM64_NCAPS 27 +#define ARM64_NCAPS 28 #endif /* __ASM_CPUCAPS_H */ --- a/arch/arm64/kernel/cpu_errata.c +++ b/arch/arm64/kernel/cpu_errata.c @@ -47,11 +47,15 @@ is_kryo_midr(const struct arm64_cpu_capa } static bool -has_mismatched_cache_line_size(const struct arm64_cpu_capabilities *entry, - int scope) +has_mismatched_cache_type(const struct arm64_cpu_capabilities *entry, + int scope) { u64 mask = CTR_CACHE_MINLINE_MASK; + /* Skip matching the min line sizes for cache type check */ + if (entry->capability == ARM64_MISMATCHED_CACHE_TYPE) + mask ^= arm64_ftr_reg_ctrel0.strict_mask; + WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible()); return (read_cpuid_cachetype() & mask) != (arm64_ftr_reg_ctrel0.sys_val & mask); @@ -515,7 +519,14 @@ const struct arm64_cpu_capabilities arm6 { .desc = "Mismatched cache line size", .capability = ARM64_MISMATCHED_CACHE_LINE_SIZE, - .matches = has_mismatched_cache_line_size, + .matches = has_mismatched_cache_type, + .def_scope = SCOPE_LOCAL_CPU, + .enable = cpu_enable_trap_ctr_access, + }, + { + .desc = "Mismatched cache type", + .capability = ARM64_MISMATCHED_CACHE_TYPE, + .matches = has_mismatched_cache_type, .def_scope = SCOPE_LOCAL_CPU, .enable = cpu_enable_trap_ctr_access, },