Received: by 2002:ac0:a5a6:0:0:0:0:0 with SMTP id m35-v6csp1789340imm; Thu, 20 Sep 2018 02:58:42 -0700 (PDT) X-Google-Smtp-Source: ANB0VdbtpP6IXQEaJlBxcGatrZR78NBLsRnLv17FnTNsRDTfGoZD/k32LfreJCBnfDq1T0kL4V74 X-Received: by 2002:a17:902:9307:: with SMTP id bc7-v6mr38140728plb.225.1537437522898; Thu, 20 Sep 2018 02:58:42 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1537437522; cv=none; d=google.com; s=arc-20160816; b=PyY77qDrnPrs0xpYfSEYHvCFYyt7dEZntJ6Hqf3c81RpLWGGa5Brzo85seDSZX9b+b nVglZyWLa8S4qvYwqUDS3Fqs435pUJIs8+5s8AWZheBal405vx+X0jFdbi03xbM0iIbR sSMG0rynInu8k8qkA5Za/vPk4a/sNp8UHoUO2iTplzqjjuCGwqYCXAC/OybD6sNuN6vL NebLb4ix3R7vMZYVu3yMt71hWtTHOsIwNulheMVWGgAEfsc7zOENqBY3wkfnzpmk7zk9 aMdB8MuxNecTLPZVU+Nx0JfTGTg0oUa3TxNhRPXgx2uQY1wbkRFztNEzLVEFg2i5MJXD RG/A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=V90EVkjiJ3TjwyV72q1YqZYasgYd+gz+onpIpU1SvyY=; b=Qf/88uadhyAgsugxYjYm1I9bimDnz8UuAQBD8kofmFL3XIW1pATjeasz0/czT7oC9I iMnbiolVldP7uX6c3KdUbAk/3XlP5xTFgNtDTTmvqhZLGgU9UjNsMC0olLUT8AwhVCg4 kfEjLnGiaVoRyFXvTLvyJJQP/0g7AC25mA87fefxz3YqXO2dCrEXHP+uowCZ2oUDdzAu dsZjwPnQrkSe2P5GjruvL7W1WPfTqQxMjhJi+oVr1/RrHpKt+9SRq1okD5SKG8EE4bZL dI0qKi8GgttvQXMo2x14Yd6tU+oUIjP9DfcmQJdE2kxAni0fGgSxPcRxly7XzzMBMhxu T0ng== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 21-v6si24571825pfy.169.2018.09.20.02.58.27; Thu, 20 Sep 2018 02:58:42 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1732392AbeITPk4 (ORCPT + 99 others); Thu, 20 Sep 2018 11:40:56 -0400 Received: from mailgw01.mediatek.com ([210.61.82.183]:19873 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1731175AbeITPkn (ORCPT ); Thu, 20 Sep 2018 11:40:43 -0400 X-UUID: db369340c7404d599535912d098000dd-20180920 Received: from mtkcas09.mediatek.inc [(172.21.101.178)] by mailgw01.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 2027455921; Thu, 20 Sep 2018 17:57:58 +0800 Received: from mtkcas07.mediatek.inc (172.21.101.84) by mtkmbs01n1.mediatek.inc (172.21.101.68) with Microsoft SMTP Server (TLS) id 15.0.1210.3; Thu, 20 Sep 2018 17:57:57 +0800 Received: from mtkslt210.mediatek.inc (10.21.14.14) by mtkcas07.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1210.3 via Frontend Transport; Thu, 20 Sep 2018 17:57:57 +0800 From: Weiyi Lu To: Matthias Brugger , Stephen Boyd , Rob Herring CC: James Liao , Fan Chen , , , , , , Weiyi Lu Subject: [PATCH v1 1/3] dt-bindings: clock: add clock for MT2712 Date: Thu, 20 Sep 2018 17:57:25 +0800 Message-ID: <20180920095727.11868-3-weiyi.lu@mediatek.com> X-Mailer: git-send-email 2.12.5.2.gbdf23ab In-Reply-To: <20180920095727.11868-1-weiyi.lu@mediatek.com> References: <20180920095727.11868-1-weiyi.lu@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add new clock according to 3rd ECO design change. It's the parent clock of audio clock mux. Signed-off-by: Weiyi Lu --- include/dt-bindings/clock/mt2712-clk.h | 3 ++- 1 file changed, 2 insertions(+), 1 deletion(-) diff --git a/include/dt-bindings/clock/mt2712-clk.h b/include/dt-bindings/clock/mt2712-clk.h index 76265836a1e1..c3b29dff9c0e 100644 --- a/include/dt-bindings/clock/mt2712-clk.h +++ b/include/dt-bindings/clock/mt2712-clk.h @@ -228,7 +228,8 @@ #define CLK_TOP_NFI2X_EN 189 #define CLK_TOP_NFIECC_EN 190 #define CLK_TOP_NFI1X_CK_EN 191 -#define CLK_TOP_NR_CLK 192 +#define CLK_TOP_APLL2_D3 192 +#define CLK_TOP_NR_CLK 193 /* INFRACFG */ -- 2.12.5.2.gbdf23ab