Received: by 2002:ac0:a5a6:0:0:0:0:0 with SMTP id m35-v6csp1827649imm; Thu, 20 Sep 2018 03:38:18 -0700 (PDT) X-Google-Smtp-Source: ANB0VdYLGogC4YK5rzMFdUH5MKs63ZIIcfGbY/PrF7GCQlwO4MgO1+lyiRinV6RI9odHrQNOarma X-Received: by 2002:a62:68c3:: with SMTP id d186-v6mr40562848pfc.70.1537439898860; Thu, 20 Sep 2018 03:38:18 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1537439898; cv=none; d=google.com; s=arc-20160816; b=HFvjoInRYkhs537qjTM8+KLXYVX8rT2mkTkwJ+2F7FYBnkGueTn8aBA+/lVz0zGDDI 4oROww3SOZjK0Ul3k03XMvVpwiBSoRXe3lfgYmgwRWt7DOUULc31O2ReK4qtIoxgEf9t dELx8QDrjyH8Jnjw94JIoOwuQuJMotTkhzMKLYlUsVHEV8SNYEmDpSaLv+uBGFV+UHlg Q7OfLgY509V8FC4e0Wjosb6Vo48vAsQ2eJznFWvf3E6JQD/gBpO6R8mVY/nwUbZ41pjy n/f24cdK7NqwhZ9DSbO0nX0fyd7nYjYZKLp8+VnmyXd+oay113/Ey53ZKnC2MQR05gYy hivA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from; bh=z8b0rwUyOtJtW3PwiCmZEHlek4DliTYN6X769QBlmes=; b=ECxlDsO3gmYngz7PkeNBp/z7SwUmQQn0sV4v6FrJyx3uAgOPDPfUmG3k/+kyplR554 Cdn9NtVUVnuODeb2ZEBb/UcBZ0s3kgZCg9J+s6wZV9Xk4a6MBik+RSzsiO8l9GDjsuuJ iGl0V02iXEXkha+/crBUp2xXRXPhM/aEbS+6/h/rAGJ8F9HiWscbp/N5E1LRKO9SN2ny /mou5CYE3vgFpBsMLo3V69bNZuNd8fwe77QJz3SM2w2H6gYKYEg7V5hspupX00hMQGv8 T1iUudFtT6dBTAMcVF8VxJmzkB95/v3L99G/9b2vNYzIXzxtWtkk6XaBPjQoW/S3qXji 0Jsw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id t64-v6si22403454pgd.176.2018.09.20.03.38.02; Thu, 20 Sep 2018 03:38:18 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2387519AbeITQT6 (ORCPT + 99 others); Thu, 20 Sep 2018 12:19:58 -0400 Received: from mga12.intel.com ([192.55.52.136]:59584 "EHLO mga12.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1731755AbeITQT6 (ORCPT ); Thu, 20 Sep 2018 12:19:58 -0400 X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga008.jf.intel.com ([10.7.209.65]) by fmsmga106.fm.intel.com with ESMTP/TLS/DHE-RSA-AES256-GCM-SHA384; 20 Sep 2018 03:37:08 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.53,398,1531810800"; d="scan'208";a="74796179" Received: from devel-ww.sh.intel.com ([10.239.48.110]) by orsmga008.jf.intel.com with ESMTP; 20 Sep 2018 03:36:38 -0700 From: Wei Wang To: linux-kernel@vger.kernel.org, kvm@vger.kernel.org, pbonzini@redhat.com, ak@linux.intel.com Cc: kan.liang@intel.com, peterz@infradead.org, mingo@redhat.com, rkrcmar@redhat.com, like.xu@intel.com, wei.w.wang@intel.com, jannh@google.com, arei.gonglei@huawei.com Subject: [PATCH v3 3/5] KVM/x86: expose MSR_IA32_PERF_CAPABILITIES to the guest Date: Thu, 20 Sep 2018 18:05:57 +0800 Message-Id: <1537437959-8751-4-git-send-email-wei.w.wang@intel.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1537437959-8751-1-git-send-email-wei.w.wang@intel.com> References: <1537437959-8751-1-git-send-email-wei.w.wang@intel.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Bits [0, 5] of MSR_IA32_PERF_CAPABILITIES tell about the format of the addresses stored in the LBR stack. Expose those bits to the guest when the guest lbr feature is enabled. Signed-off-by: Like Xu Signed-off-by: Wei Wang Cc: Paolo Bonzini Cc: Andi Kleen --- arch/x86/include/asm/perf_event.h | 2 ++ arch/x86/kvm/cpuid.c | 2 +- arch/x86/kvm/vmx.c | 7 +++++++ 3 files changed, 10 insertions(+), 1 deletion(-) diff --git a/arch/x86/include/asm/perf_event.h b/arch/x86/include/asm/perf_event.h index 84cc8cb..e893a69 100644 --- a/arch/x86/include/asm/perf_event.h +++ b/arch/x86/include/asm/perf_event.h @@ -79,6 +79,8 @@ #define ARCH_PERFMON_BRANCH_MISSES_RETIRED 6 #define ARCH_PERFMON_EVENTS_COUNT 7 +#define PERF_CAP_MASK_LBR_FMT 0x3f + /* * Intel "Architectural Performance Monitoring" CPUID * detection/enumeration details: diff --git a/arch/x86/kvm/cpuid.c b/arch/x86/kvm/cpuid.c index 7bcfa61..3b8a57b 100644 --- a/arch/x86/kvm/cpuid.c +++ b/arch/x86/kvm/cpuid.c @@ -365,7 +365,7 @@ static inline int __do_cpuid_ent(struct kvm_cpuid_entry2 *entry, u32 function, F(XMM3) | F(PCLMULQDQ) | 0 /* DTES64, MONITOR */ | 0 /* DS-CPL, VMX, SMX, EST */ | 0 /* TM2 */ | F(SSSE3) | 0 /* CNXT-ID */ | 0 /* Reserved */ | - F(FMA) | F(CX16) | 0 /* xTPR Update, PDCM */ | + F(FMA) | F(CX16) | 0 /* xTPR Update*/ | F(PDCM) | F(PCID) | 0 /* Reserved, DCA */ | F(XMM4_1) | F(XMM4_2) | F(X2APIC) | F(MOVBE) | F(POPCNT) | 0 /* Reserved*/ | F(AES) | F(XSAVE) | 0 /* OSXSAVE */ | F(AVX) | diff --git a/arch/x86/kvm/vmx.c b/arch/x86/kvm/vmx.c index 533a327..92705b5 100644 --- a/arch/x86/kvm/vmx.c +++ b/arch/x86/kvm/vmx.c @@ -4134,6 +4134,13 @@ static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info) !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP)) return 1; /* Otherwise falls through */ + case MSR_IA32_PERF_CAPABILITIES: + if (!boot_cpu_has(X86_FEATURE_PDCM)) + return 1; + msr_info->data = native_read_msr(MSR_IA32_PERF_CAPABILITIES); + if (vcpu->kvm->arch.guest_lbr_enabled) + msr_info->data &= PERF_CAP_MASK_LBR_FMT; + break; default: msr = find_msr_entry(vmx, msr_info->index); if (msr) { -- 2.7.4