Received: by 2002:ac0:a5a6:0:0:0:0:0 with SMTP id m35-v6csp1409886imm; Sun, 23 Sep 2018 03:34:08 -0700 (PDT) X-Google-Smtp-Source: ACcGV63lBOg+FoVJsfS/LuIbB71zwGAiMEb6CHDVsyByOH2RPwU7FKMVFIMibhUX98Gg+mCfWvWl X-Received: by 2002:a17:902:7887:: with SMTP id q7-v6mr5919856pll.111.1537698848237; Sun, 23 Sep 2018 03:34:08 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1537698848; cv=none; d=google.com; s=arc-20160816; b=fECJYTn9vkz2Yqy1hzqpbZYRajny69YbWnIm0NpzMcaSljshKe5wbPTpp7yNExi7wO vZW7oelUAZbwb8MYLTtT8a4gsvd2fG+pdJjpJlLzeS2k6G1CIGTSwNIlGzAjg0ygMt5N 4+AcNkJ2xsD/Xkay0Zp/N9On+PG1H7P7IjdEirLJR1A4GEncnc3ErQl439erxDIm6PC/ pvCCUVcsOz1uWZ18bAG9yjIc8IvWoxojIugryGrwms1IfejepLfyyGNNzF5JpGlNQ26a +gVQQtuZ8tumefxE6zWa9IebP2q+KFA9dMR+CmsR3VAe5+OKpLd6A9XPDPK/GUufLu6+ FqCA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dmarc-filter:dkim-signature:dkim-signature; bh=VzeaFhv8AjzEhQQWnemcKcq8VhsXUPPORYgzueXLk7w=; b=ow7XFym8PIWbPht7SVI1pSjlSvOvCfaybnh7KT8UZujx5frYZCTQL+uvPFMtQhZPzh X3PdEGlDYPKg/0KNs57isw3bkozt1FdT4FLhY9VX0OYogKopC643zxJmBRKq+zzO4I+L SDkWrm6sGriCiNrKlPjWLoXijd52cV9HEkZx2rawiW0t91Hd7w9OflGhT4KEWMsI73Qa I39/m4c/+zoDRCeaqHO9SjLl2JE0AN2CLb8aO2Q5Z5ca/zXj0JgclGrn25/aO2aOfM5D 3mn42VbFxw6O8VAYbRR22oxLifgKK1xhchJfH+7a3G0M9gy+1znjIoZ2+O7uMeCNGneA Qzfw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=Rx9j4+Sb; dkim=pass header.i=@codeaurora.org header.s=default header.b=al7ll4Gj; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id f17-v6si5951907pgf.660.2018.09.23.03.33.52; Sun, 23 Sep 2018 03:34:08 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=Rx9j4+Sb; dkim=pass header.i=@codeaurora.org header.s=default header.b=al7ll4Gj; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726234AbeIWQah (ORCPT + 99 others); Sun, 23 Sep 2018 12:30:37 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:51120 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725810AbeIWQah (ORCPT ); Sun, 23 Sep 2018 12:30:37 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id B0B9160C8C; Sun, 23 Sep 2018 10:33:35 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1537698815; bh=2Q7dSUa81tQkkUE09u5viUH+Tak+3gYyWkkWAwcc9Ss=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=Rx9j4+SbdJjMRa2dSuT1ko280LCQ0zN6qOrSGxCrh8ITMUAQhDB8C3oxQNwsObZK7 wPVaaxcd4ury9MO7jYQWppk+rb2FCuF3u1mlnTzOvKVitjhj5fdUf6Yt+xo0+Jfhgj CffAOtSCJi9gEYs7gTP69iIIIl7605wBPs1AZHMQ= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from tdas-linux.qualcomm.com (blr-c-bdr-fw-01_globalnat_allzones-outside.qualcomm.com [103.229.19.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: tdas@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id A723160C81; Sun, 23 Sep 2018 10:33:30 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1537698814; bh=2Q7dSUa81tQkkUE09u5viUH+Tak+3gYyWkkWAwcc9Ss=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=al7ll4GjWus97v9fz79zDoh2sQpPG4bgT/I9VWh2IKyrf1dq3GzAIk6xCrK84AFJN L1uhiNnoQNz0l+x4K5aH0b/thu2F06YB7mWCr5W5bafQWClvxMqoCIAONaegtA7oS5 7c25a6y34tzrgmLrvkVNgyRfS7Ei+vJKV+TvVF2k= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org A723160C81 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=tdas@codeaurora.org From: Taniya Das To: "Rafael J. Wysocki" , Viresh Kumar , linux-kernel@vger.kernel.org, linux-pm@vger.kernel.org, Stephen Boyd Cc: Rajendra Nayak , devicetree@vger.kernel.org, robh@kernel.org, skannan@codeaurora.org, linux-arm-msm@vger.kernel.org, amit.kucheria@linaro.org, evgreen@google.com, Taniya Das Subject: [PATCH v8 1/2] dt-bindings: cpufreq: Introduce QCOM CPUFREQ Firmware bindings Date: Sun, 23 Sep 2018 16:03:12 +0530 Message-Id: <1537698793-15285-2-git-send-email-tdas@codeaurora.org> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1537698793-15285-1-git-send-email-tdas@codeaurora.org> References: <1537698793-15285-1-git-send-email-tdas@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add QCOM cpufreq firmware device bindings for Qualcomm Technology Inc's SoCs. This is required for managing the cpu frequency transitions which are controlled by the hardware engine. Signed-off-by: Taniya Das --- .../bindings/cpufreq/cpufreq-qcom-hw.txt | 169 +++++++++++++++++++++ 1 file changed, 169 insertions(+) create mode 100644 Documentation/devicetree/bindings/cpufreq/cpufreq-qcom-hw.txt diff --git a/Documentation/devicetree/bindings/cpufreq/cpufreq-qcom-hw.txt b/Documentation/devicetree/bindings/cpufreq/cpufreq-qcom-hw.txt new file mode 100644 index 0000000..c06941c --- /dev/null +++ b/Documentation/devicetree/bindings/cpufreq/cpufreq-qcom-hw.txt @@ -0,0 +1,169 @@ +Qualcomm Technologies, Inc. CPUFREQ Bindings + +CPUFREQ HW is a hardware engine used by some Qualcomm Technologies, Inc. (QTI) +SoCs to manage frequency in hardware. It is capable of controlling frequency +for multiple clusters. + +Properties: +- compatible + Usage: required + Value type: + Definition: must be "qcom,cpufreq-hw". + +- clocks + Usage: required + Value type: From common clock binding. + Definition: clock handle for XO clock and GPLL0 clock. + +- clock-names + Usage: required + Value type: From common clock binding. + Definition: must be "xo", "cpu_clk". + +- reg + Usage: required + Value type: + Definition: Addresses and sizes for the memory of the HW bases in + each frequency domain. +- reg-names + Usage: Optional + Value type: + Definition: Frequency domain name i.e. + "freq-domain0", "freq-domain1". + +* Property qcom,freq-domain +Devices supporting freq-domain must set their "qcom,freq-domain" property with +phandle to a cpufreq_hw followed by the Domain ID(0/1) in the CPU DT node. + + +Example: + +Example 1: Dual-cluster, Quad-core per cluster. CPUs within a cluster switch +DCVS state together. + +/ { + cpus { + #address-cells = <2>; + #size-cells = <0>; + + CPU0: cpu@0 { + device_type = "cpu"; + compatible = "qcom,kryo385"; + reg = <0x0 0x0>; + enable-method = "psci"; + next-level-cache = <&L2_0>; + qcom,freq-domain = <&cpufreq_hw 0>; + L2_0: l2-cache { + compatible = "cache"; + next-level-cache = <&L3_0>; + L3_0: l3-cache { + compatible = "cache"; + }; + }; + }; + + CPU1: cpu@100 { + device_type = "cpu"; + compatible = "qcom,kryo385"; + reg = <0x0 0x100>; + enable-method = "psci"; + next-level-cache = <&L2_100>; + qcom,freq-domain = <&cpufreq_hw 0>; + L2_100: l2-cache { + compatible = "cache"; + next-level-cache = <&L3_0>; + }; + }; + + CPU2: cpu@200 { + device_type = "cpu"; + compatible = "qcom,kryo385"; + reg = <0x0 0x200>; + enable-method = "psci"; + next-level-cache = <&L2_200>; + qcom,freq-domain = <&cpufreq_hw 0>; + L2_200: l2-cache { + compatible = "cache"; + next-level-cache = <&L3_0>; + }; + }; + + CPU3: cpu@300 { + device_type = "cpu"; + compatible = "qcom,kryo385"; + reg = <0x0 0x300>; + enable-method = "psci"; + next-level-cache = <&L2_300>; + qcom,freq-domain = <&cpufreq_hw 0>; + L2_300: l2-cache { + compatible = "cache"; + next-level-cache = <&L3_0>; + }; + }; + + CPU4: cpu@400 { + device_type = "cpu"; + compatible = "qcom,kryo385"; + reg = <0x0 0x400>; + enable-method = "psci"; + next-level-cache = <&L2_400>; + qcom,freq-domain = <&cpufreq_hw 1>; + L2_400: l2-cache { + compatible = "cache"; + next-level-cache = <&L3_0>; + }; + }; + + CPU5: cpu@500 { + device_type = "cpu"; + compatible = "qcom,kryo385"; + reg = <0x0 0x500>; + enable-method = "psci"; + next-level-cache = <&L2_500>; + qcom,freq-domain = <&cpufreq_hw 1>; + L2_500: l2-cache { + compatible = "cache"; + next-level-cache = <&L3_0>; + }; + }; + + CPU6: cpu@600 { + device_type = "cpu"; + compatible = "qcom,kryo385"; + reg = <0x0 0x600>; + enable-method = "psci"; + next-level-cache = <&L2_600>; + qcom,freq-domain = <&cpufreq_hw 1>; + L2_600: l2-cache { + compatible = "cache"; + next-level-cache = <&L3_0>; + }; + }; + + CPU7: cpu@700 { + device_type = "cpu"; + compatible = "qcom,kryo385"; + reg = <0x0 0x700>; + enable-method = "psci"; + next-level-cache = <&L2_700>; + qcom,freq-domain = <&cpufreq_hw 1>; + L2_700: l2-cache { + compatible = "cache"; + next-level-cache = <&L3_0>; + }; + }; + }; + + soc { + cpufreq_hw: qcom,cpufreq-hw { + compatible = "qcom,cpufreq-hw"; + reg = <0x17d43000 0x1400>, <0x17d45800 0x1400>; + reg-names = "freq-domain0", "freq-domain1"; + + clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GPLL0>; + clock-names = "xo", "cpu_clk"; + + #freq-domains-cells = <1> + + }; +} -- Qualcomm INDIA, on behalf of Qualcomm Innovation Center, Inc.is a member of the Code Aurora Forum, hosted by the Linux Foundation.