Received: by 2002:ac0:a5a6:0:0:0:0:0 with SMTP id m35-v6csp2508351imm; Mon, 24 Sep 2018 05:39:22 -0700 (PDT) X-Google-Smtp-Source: ACcGV61421phmllj6wst0pXWezTr9y3tCvXifSpoHV6ImCMMq44X5ukAf7XZnJT1z6ziLuyxD79F X-Received: by 2002:a17:902:543:: with SMTP id 61-v6mr10727611plf.126.1537792762432; Mon, 24 Sep 2018 05:39:22 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1537792762; cv=none; d=google.com; s=arc-20160816; b=r0ojKWO6NMBIlQDns4UieS3hFa1ICSFqeUxwMEmXu/6KypANhv9eP3Wp8VmBHsOwqo ZJgV5dVxo5IR0qP6eaVnI+GoOecH6849iZ8ncVxtThU9vYXV6J03yflrjyY+eseJ9wMN RHbxpYjSKD8ZH89qb4EpcyT71pEOH5oeUrl3ygwm8il+Dx4x+kXFmgztXxCSaCPPTEFm oosoTd/3kSSPIVgck5k6UzRpR+kNPK/W1+Rfh1SWFTwWjO/+TOB9IEXoKIy+76XWajD1 3wECrW/ILl+jkQfQiVhX8N80wpTjB79syG42YqXjNx7BfptluwhdX/a7Ac3AfvYxfn7R J04A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from; bh=P8vyr/hLtnwwHQrsZCJHyVXSY/fgZC8oUtIQVbU8MPY=; b=xjhHruEgQLqa9Sc8b9DFnj0WF5KhdE5fThGM8M7sde92CyjTIOU5o1bjTgk8ig14qp 2LW0DlzcpwIlD8GqoQN2S1Vq+StJ/so2BMZ8ehkUt5OyYw/EcHmWQDRg1BnUQ+s8zXfC iqTq4bcYYY310jCYq2gbSAdOVBSFdY5pTsoibmJuM3KylYlal/TeiN7XNN9MtgfoL9Cm wK0bYgligllne7yKbNdTYCjCllRdTLTPQikwUlYIJ+czPgf9+0FFoOVHFdd87ozeJDEN l+BxKIz+77HhHo+K7ta0007TptYyCEZvTXLHlJVqOOu8bHukZbEKumlaHxJ/qRY2GkPo Rupg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id w188-v6si37084317pfw.307.2018.09.24.05.39.07; Mon, 24 Sep 2018 05:39:22 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2388036AbeIXSjy (ORCPT + 99 others); Mon, 24 Sep 2018 14:39:54 -0400 Received: from mail.linuxfoundation.org ([140.211.169.12]:58642 "EHLO mail.linuxfoundation.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728937AbeIXSjy (ORCPT ); Mon, 24 Sep 2018 14:39:54 -0400 Received: from localhost (ip-213-127-77-73.ip.prioritytelecom.net [213.127.77.73]) by mail.linuxfoundation.org (Postfix) with ESMTPSA id E2AE21092; Mon, 24 Sep 2018 12:37:56 +0000 (UTC) From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Alex Deucher , Harry Wentland , Rex Zhu , Sasha Levin Subject: [PATCH 4.18 088/235] drm/amd/pp: Set Max clock level to display by default Date: Mon, 24 Sep 2018 13:51:14 +0200 Message-Id: <20180924113113.898793096@linuxfoundation.org> X-Mailer: git-send-email 2.19.0 In-Reply-To: <20180924113103.999624566@linuxfoundation.org> References: <20180924113103.999624566@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.18-stable review patch. If anyone has any objections, please let me know. ------------------ From: Rex Zhu [ Upstream commit 97e8f102f5a9123d30258e196c6c1ea29cf52e83 ] avoid the error in dmesg: [drm:dm_pp_get_static_clocks] *ERROR* DM_PPLIB: invalid powerlevel state: 0! Reviewed-by: Alex Deucher Reviewed-by: Harry Wentland Signed-off-by: Rex Zhu Signed-off-by: Alex Deucher Signed-off-by: Sasha Levin Signed-off-by: Greg Kroah-Hartman --- drivers/gpu/drm/amd/powerplay/amd_powerplay.c | 9 +++++++-- 1 file changed, 7 insertions(+), 2 deletions(-) --- a/drivers/gpu/drm/amd/powerplay/amd_powerplay.c +++ b/drivers/gpu/drm/amd/powerplay/amd_powerplay.c @@ -1020,7 +1020,7 @@ static int pp_get_display_power_level(vo static int pp_get_current_clocks(void *handle, struct amd_pp_clock_info *clocks) { - struct amd_pp_simple_clock_info simple_clocks; + struct amd_pp_simple_clock_info simple_clocks = { 0 }; struct pp_clock_info hw_clocks; struct pp_hwmgr *hwmgr = handle; int ret = 0; @@ -1056,7 +1056,10 @@ static int pp_get_current_clocks(void *h clocks->max_engine_clock_in_sr = hw_clocks.max_eng_clk; clocks->min_engine_clock_in_sr = hw_clocks.min_eng_clk; - clocks->max_clocks_state = simple_clocks.level; + if (simple_clocks.level == 0) + clocks->max_clocks_state = PP_DAL_POWERLEVEL_7; + else + clocks->max_clocks_state = simple_clocks.level; if (0 == phm_get_current_shallow_sleep_clocks(hwmgr, &hwmgr->current_ps->hardware, &hw_clocks)) { clocks->max_engine_clock_in_sr = hw_clocks.max_eng_clk; @@ -1159,6 +1162,8 @@ static int pp_get_display_mode_validatio if (!hwmgr || !hwmgr->pm_en ||!clocks) return -EINVAL; + clocks->level = PP_DAL_POWERLEVEL_7; + mutex_lock(&hwmgr->smu_lock); if (phm_cap_enabled(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_DynamicPatchPowerState))