Received: by 2002:ac0:a5a6:0:0:0:0:0 with SMTP id m35-v6csp601013imm; Fri, 28 Sep 2018 03:54:22 -0700 (PDT) X-Google-Smtp-Source: ACcGV62PDSgSa6Xto3fICkmfk3T5/D+D4CTApwZuDPin0h4ppbTwIqQ3TqbM2uW9/d1lf3mzyDVU X-Received: by 2002:a17:902:167:: with SMTP id 94-v6mr15741564plb.142.1538132062069; Fri, 28 Sep 2018 03:54:22 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1538132062; cv=none; d=google.com; s=arc-20160816; b=aYW/DPu2eV1o5MIpZNWJhCDHVGK4ehJ2abXna8w1oH2OPcmqhMB8bH67xwm3oSJf9/ Ynd9nDPclu34qo8U7ESln0ruXvo+FEO8Xbg3J9I+clVu/wZzxq8qiAaYfU/1CCoYsXjD /gQLR6f97nMGE/R633fG0z363nGQQP68hEXRWb+tDbJYupJ7XQZINHllsGR+FyNlxPTB +sRsUOheW5Cu75IIR68ozIQ6BWTu9AscFwrSrAAtWx5ZYWnRl+omu/xdArKqicfZnfeN AFa62DRAgzJmeH5RTwCEx6HD2jlrZxhgsNhokPVIdfPuWjiciM5Y3+pzoVO/Cj1gBc9P dlWA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=dK2UzPj9P5wef/Hhgm03qhYB187PkMlx3Iz/3zqfzW4=; b=l3GHNuHqQdpAE17Wr/2ksc+VFpGtA/8swB6oiIJnLJ5zGq1yNInXMxdOUJ6/X25ZDI G3x6KJVL1slQJDmENv+9M6/8xY4MtOik95CuBp+oZwSyufp2c8WMnu74YbNs+qwLCFqA OdhSumgQdx93VyVpDdv8eBzVOq0yrtN1+Tp6eSepL4Y8ToYkvFnTN+6R55JkVxEUX23z 2eFvhFD/IEPAw2TLNLAdVs21W/zIIYSsj7eQyNK0Qy3Ujwh9OAwEC+uw+k6v98FCMXzf uRWgRzB6FoSRBRAlq8RdhzoHhKdUcCch0WnP2galRnJQTYx876KpKyiWT9gjJtWjZazD yeuw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id h2-v6si4745135pli.517.2018.09.28.03.54.06; Fri, 28 Sep 2018 03:54:22 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729506AbeI1RQb (ORCPT + 99 others); Fri, 28 Sep 2018 13:16:31 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:11619 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1729451AbeI1RQ3 (ORCPT ); Fri, 28 Sep 2018 13:16:29 -0400 X-UUID: de010d313a814f4094b8b9675f83d611-20180928 Received: from mtkcas08.mediatek.inc [(172.21.101.126)] by mailgw02.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 1247077153; Fri, 28 Sep 2018 18:53:10 +0800 Received: from MTKCAS06.mediatek.inc (172.21.101.30) by mtkmbs01n1.mediatek.inc (172.21.101.68) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Fri, 28 Sep 2018 18:53:09 +0800 Received: from localhost.localdomain (10.17.3.153) by MTKCAS06.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Fri, 28 Sep 2018 18:53:08 +0800 From: Leilk Liu To: Mark Brown CC: Mark Rutland , Matthias Brugger , Sascha Hauer , , , , , , , Leilk Liu Subject: [PATCH v5 1/3] spi: mediatek: add bindings for Mediatek MT2712 soc platform Date: Fri, 28 Sep 2018 18:53:03 +0800 Message-ID: <1538131985-9471-2-git-send-email-leilk.liu@mediatek.com> X-Mailer: git-send-email 1.7.9.5 In-Reply-To: <1538131985-9471-1-git-send-email-leilk.liu@mediatek.com> References: <1538131985-9471-1-git-send-email-leilk.liu@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch adds a DT binding documentation for the MT2712 soc. Signed-off-by: Leilk Liu --- .../devicetree/bindings/spi/spi-slave-mt27xx.txt | 32 ++++++++++++++++++++ 1 file changed, 32 insertions(+) create mode 100644 Documentation/devicetree/bindings/spi/spi-slave-mt27xx.txt diff --git a/Documentation/devicetree/bindings/spi/spi-slave-mt27xx.txt b/Documentation/devicetree/bindings/spi/spi-slave-mt27xx.txt new file mode 100644 index 0000000..c37e5a1 --- /dev/null +++ b/Documentation/devicetree/bindings/spi/spi-slave-mt27xx.txt @@ -0,0 +1,32 @@ +Binding for MTK SPI Slave controller + +Required properties: +- compatible: should be one of the following. + - mediatek,mt2712-spi-slave: for mt2712 platforms +- reg: Address and length of the register set for the device. +- interrupts: Should contain spi interrupt. +- clocks: phandles to input clocks. + It's clock gate, and should be <&infracfg CLK_INFRA_AO_SPI1>. +- clock-names: should be "spi" for the clock gate. + +Optional properties: +- assigned-clocks: it's mux clock, should be <&topckgen CLK_TOP_SPISLV_SEL>. +- assigned-clock-parents: parent of mux clock. + It's PLL, and should be one of the following. + - <&topckgen CLK_TOP_UNIVPLL1_D2>: specify parent clock 312MHZ. + It's the default one. + - <&topckgen CLK_TOP_UNIVPLL1_D4>: specify parent clock 156MHZ. + - <&topckgen CLK_TOP_UNIVPLL2_D4>: specify parent clock 104MHZ. + - <&topckgen CLK_TOP_UNIVPLL1_D8>: specify parent clock 78MHZ. + +Example: +- SoC Specific Portion: +spis1: spi@10013000 { + compatible = "mediatek,mt2712-spi-slave"; + reg = <0 0x10013000 0 0x100>; + interrupts = ; + clocks = <&infracfg CLK_INFRA_AO_SPI1>; + clock-names = "spi"; + assigned-clocks = <&topckgen CLK_TOP_SPISLV_SEL>; + assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL1_D2>; +}; -- 1.7.9.5