Received: by 2002:ac0:a582:0:0:0:0:0 with SMTP id m2-v6csp1206590imm; Thu, 4 Oct 2018 09:45:02 -0700 (PDT) X-Google-Smtp-Source: ACcGV63rPODv/caLT7YPMs12sFDE/m07grJj4gE+dmrJUsJVZauSalmM4ljLiWhWMbno/huT8f3O X-Received: by 2002:a62:cac4:: with SMTP id y65-v6mr7599183pfk.27.1538671502305; Thu, 04 Oct 2018 09:45:02 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1538671502; cv=none; d=google.com; s=arc-20160816; b=Iw62l6nbareeLWg9yjyrqw3JlZRgBsvW44w4QgE2lDBr8lQxl4m70VMFtWPQecUe4s bJ1/glS7G5XQtQbynFm7Lvv8QBhJkzaKLbjc4MMQ+43h9iC/V0oKg4iM4FFChFM9W8PC 1CvzVtirZogXzRR5skXKMwd121oI5BLHebtcBMyixMYVpvq4oEW1cMDshdvPv4B98Lkp xuQbyN/tRrZx7uzyeYoRYa/OXVC1LBlJw2fRE/8F2W32RU9qWqMjzKBmK1VhJanP3LxY 70+PJyjMoWV8Qg6mMJ6DlsnDPy72urHr2gUQl1hPdKnxM6KM3z6NqAvKj5fCZlsXpc8z AJkA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:date:cc:to:from:subject:message-id; bh=zacooqfoANNTTDWLW/0T4oBT+reRaOltb53g/vXEPJs=; b=DMH+XrP1oo6bRY020MMKbw/yNSc8Qne9Q6Yjig+AvEhLF7K/W+1M+X0NGGoypc4QzE yXLw98m/GFDnFLmMjKyYMlfN/dhDn2Zdg/Ro0+uVeFWCrStDdayluwzfOTr0CC+aKkCm l1nm6o40iwRD5+0Air4RwfWnBgeyaROBtRuQrauvVfH2IEvcSYHWCmFpnFoQ1M9oDpE4 HbzEdw50J0MciOe2/0OTZXXLytDTc5IvyY4paTmiMyfSpAeNStEVIh5qB27/PETSDdRs 1gpdbTTPblPnezOe1ghRbfkSSZW1rdPB5HKMF5eq97LqBBeVYI041rGRUPFXwnHNO8mg cjRA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id j16-v6si4565967pgg.350.2018.10.04.09.44.46; Thu, 04 Oct 2018 09:45:02 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727956AbeJDXiV (ORCPT + 99 others); Thu, 4 Oct 2018 19:38:21 -0400 Received: from metis.ext.pengutronix.de ([85.220.165.71]:52593 "EHLO metis.ext.pengutronix.de" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727526AbeJDXiV (ORCPT ); Thu, 4 Oct 2018 19:38:21 -0400 Received: from kresse.hi.pengutronix.de ([2001:67c:670:100:1d::2a]) by metis.ext.pengutronix.de with esmtp (Exim 4.89) (envelope-from ) id 1g86jR-0002jX-4A; Thu, 04 Oct 2018 18:44:09 +0200 Message-ID: <1538671446.3515.17.camel@pengutronix.de> Subject: Re: [PATCH v2 4/4] PCI: imx: Add PME_Turn_Off support From: Lucas Stach To: Leonard Crestez , Philipp Zabel , Lorenzo Pieralisi , Richard Zhu Cc: Andrey Smirnov , Gustavo Pimentel , Jingoo Han , Bjorn Helgaas , Shawn Guo , Fabio Estevam , dl-linux-imx , "kernel@pengutronix.de" , "linux-pci@vger.kernel.org" , "linux-kernel@vger.kernel.org" Date: Thu, 04 Oct 2018 18:44:06 +0200 In-Reply-To: <37d60fe2119361381a6a81f439fa1c3ad29db45e.1538670431.git.leonard.crestez@nxp.com> References: <37d60fe2119361381a6a81f439fa1c3ad29db45e.1538670431.git.leonard.crestez@nxp.com> Content-Type: text/plain; charset="UTF-8" X-Mailer: Evolution 3.22.6-1+deb9u1 Mime-Version: 1.0 Content-Transfer-Encoding: 8bit X-SA-Exim-Connect-IP: 2001:67c:670:100:1d::2a X-SA-Exim-Mail-From: l.stach@pengutronix.de X-SA-Exim-Scanned: No (on metis.ext.pengutronix.de); SAEximRunCond expanded to false X-PTX-Original-Recipient: linux-kernel@vger.kernel.org Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Am Donnerstag, den 04.10.2018, 16:34 +0000 schrieb Leonard Crestez: > When the root complex suspends it must send a PME_Turn_Off TLP. > Implement this by asserting the "turnoff" reset. > > On imx7d this functionality is part of the SRC and exposed through the > linux reset-controller subsystem. On imx6 equivalent bits are in the > IOMUXC GPR area which the imx6-pcie driver accesses directly. > > This is only for imx7d right now but it's deliberately implemented as an > optional reset, ignoring the chip variant: > * Older dtbs won't have this reset so it will be ignored. > * Future chips might also expose this as a reset controller. > > For example imx8m (not yet supported) has the exact same > PCIE_CTRL_APPS_TURNOFF bit in the same location. > > Signed-off-by: Leonard Crestez Reviewed-by: Lucas Stach > --- >  drivers/pci/controller/dwc/pci-imx6.c | 24 ++++++++++++++++++++++++ >  1 file changed, 24 insertions(+) > > diff --git a/drivers/pci/controller/dwc/pci-imx6.c b/drivers/pci/controller/dwc/pci-imx6.c > index 6ba16fd1373c..2bf80f1ad852 100644 > --- a/drivers/pci/controller/dwc/pci-imx6.c > +++ b/drivers/pci/controller/dwc/pci-imx6.c > @@ -50,10 +50,11 @@ struct imx6_pcie { > > >   struct clk *pcie_inbound_axi; > > >   struct clk *pcie; > > >   struct regmap *iomuxc_gpr; > > >   struct reset_control *pciephy_reset; > > >   struct reset_control *apps_reset; > > > + struct reset_control *turnoff_reset; > >   enum imx6_pcie_variants variant; > > >   u32 tx_deemph_gen1; > > >   u32 tx_deemph_gen2_3p5db; > > >   u32 tx_deemph_gen2_6db; > > >   u32 tx_swing_full; > @@ -812,10 +813,25 @@ static void imx6_pcie_ltssm_disable(struct device *dev) > >   default: > >   dev_err(dev, "ltssm_disable not supported\n"); > >   } >  } >   > +static void imx6_pcie_pm_turnoff(struct imx6_pcie *imx6_pcie) > +{ > > + reset_control_assert(imx6_pcie->turnoff_reset); > > + reset_control_deassert(imx6_pcie->turnoff_reset); > + > > + /* > > +  * Components with an upstream port must respond to > > +  * PME_Turn_Off with PME_TO_Ack but we can't check. > > +  * > > +  * The standard recommends a 1-10ms timeout after which to > > +  * proceed anyway as if acks were received. > > +  */ > > + usleep_range(1000, 10000); > +} > + >  static void imx6_pcie_clk_disable(struct imx6_pcie *imx6_pcie) >  { > >   clk_disable_unprepare(imx6_pcie->pcie); > >   clk_disable_unprepare(imx6_pcie->pcie_phy); > >   clk_disable_unprepare(imx6_pcie->pcie_bus); > @@ -832,10 +848,11 @@ static int imx6_pcie_suspend_noirq(struct device *dev) > >   struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev); >   > >   if (imx6_pcie->variant != IMX7D) > >   return 0; >   > > + imx6_pcie_pm_turnoff(imx6_pcie); > >   imx6_pcie_clk_disable(imx6_pcie); > >   imx6_pcie_ltssm_disable(dev); >   > >   return 0; >  } > @@ -959,10 +976,17 @@ static int imx6_pcie_probe(struct platform_device *pdev) > >   break; > >   default: > >   break; > >   } >   > > + /* Grab turnoff reset */ > > + imx6_pcie->turnoff_reset = devm_reset_control_get_optional_exclusive(dev, "turnoff"); > > + if (IS_ERR(imx6_pcie->turnoff_reset)) { > > + dev_err(dev, "Failed to get TURNOFF reset control\n"); > > + return PTR_ERR(imx6_pcie->turnoff_reset); > > + } > + > >   /* Grab GPR config register range */ > >   imx6_pcie->iomuxc_gpr = > >    syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr"); > >   if (IS_ERR(imx6_pcie->iomuxc_gpr)) { > >   dev_err(dev, "unable to find iomuxc registers\n");