Received: by 2002:ac0:a582:0:0:0:0:0 with SMTP id m2-v6csp222617imm; Fri, 5 Oct 2018 02:43:52 -0700 (PDT) X-Google-Smtp-Source: ACcGV60stooolLhN09j3c3vyiwOyehv9jWKZJSfVi1eIKz4/EYMItHzqLOpeKD/9pYctprZWFBqG X-Received: by 2002:a62:4bd2:: with SMTP id d79-v6mr11027833pfj.38.1538732632787; Fri, 05 Oct 2018 02:43:52 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1538732632; cv=none; d=google.com; s=arc-20160816; b=D0ouhKdTwAE3dLEuAC9LD8gqoy5uQNmwo9fpaaBxUrR+pcSOFOt5WlA3EdYhwaD434 Rm5ozmIfscTH2uWFJKn43GHY6EFdF2F/ibGEJpn2JInOchfi7E6dLqJJJqZtY+s6043Y Aonp9O8btGvow5OZ2Dr8o3jQlC2X96CUcFE5JrHTIuMWbfaluJOqNdghCXddVD22VeSM HYLxf3b0tvKgtUHwJeoHJKgmtLxpfTKrb9ElEr2EZdncUaVFSJP0zO1aVdhOwLqA/LJB sR+pFFEKRCf7d3zKLHhTkXRiZV9TE2zoKueRBXMiYugLknnnPaaKZ2yXjgJFKYzz5vn0 KXkw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=6p6jZlNXJX/AwH+v4HgQgkTaXXTqtHR2iwIT4HbMG5Q=; b=BG4zbD4daDypDizhEm4LFpan20z2BAWsrRIxEc4X6IWjmDhPWZ/lyf4hSE43D9lYvd jnS1F51yPzo1N3AEYGKHjax0tuyUQJxTY0PbTKId8D/zbOc5VNbsYFbzebedlIf4b/dq J1HNjT9509mI6NfQ0Ov3W7TORuhgJRXnwcTUyMSCWgIc4HEG97sgGpQ87dRvt+zZEVv4 rxT+FK2lyA5VKNcYYResG6kgunozdkaKkoF4AIGbMTlFffR68rbxEBnUnheo9Jd4Yprn NEm6LVoZb2bXH8bHIAcqDrEV7yA7AAFMhLddnbSV2bVtUYnexILyohl1/Z1uA6D7RWSW Gd9w== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id r6-v6si8827671pfc.253.2018.10.05.02.43.37; Fri, 05 Oct 2018 02:43:52 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727974AbeJEQlS (ORCPT + 99 others); Fri, 5 Oct 2018 12:41:18 -0400 Received: from mx07-00178001.pphosted.com ([62.209.51.94]:18282 "EHLO mx07-00178001.pphosted.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727848AbeJEQlS (ORCPT ); Fri, 5 Oct 2018 12:41:18 -0400 Received: from pps.filterd (m0046037.ppops.net [127.0.0.1]) by mx07-.pphosted.com (8.16.0.21/8.16.0.21) with SMTP id w959cfaq028911; Fri, 5 Oct 2018 11:42:32 +0200 Received: from beta.dmz-eu.st.com (beta.dmz-eu.st.com [164.129.1.35]) by mx07-00178001.pphosted.com with ESMTP id 2mv4mjjh99-1 (version=TLSv1 cipher=ECDHE-RSA-AES256-SHA bits=256 verify=NOT); Fri, 05 Oct 2018 11:42:32 +0200 Received: from zeta.dmz-eu.st.com (zeta.dmz-eu.st.com [164.129.230.9]) by beta.dmz-eu.st.com (STMicroelectronics) with ESMTP id 4375031; Fri, 5 Oct 2018 09:42:32 +0000 (GMT) Received: from Webmail-eu.st.com (sfhdag6node2.st.com [10.75.127.17]) by zeta.dmz-eu.st.com (STMicroelectronics) with ESMTP id 0A9FD24D4; Fri, 5 Oct 2018 09:42:32 +0000 (GMT) Received: from localhost (10.75.127.48) by SFHDAG6NODE2.st.com (10.75.127.17) with Microsoft SMTP Server (TLS) id 15.0.1347.2; Fri, 5 Oct 2018 11:42:31 +0200 From: To: , , , , , , , CC: , , , , Christophe Kerello Subject: [PATCH v2 1/3] dt-bindings: mtd: stm32_fmc2: add STM32 FMC2 NAND controller documentation Date: Fri, 5 Oct 2018 11:41:58 +0200 Message-ID: <1538732520-2800-2-git-send-email-christophe.kerello@st.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1538732520-2800-1-git-send-email-christophe.kerello@st.com> References: <1538732520-2800-1-git-send-email-christophe.kerello@st.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.75.127.48] X-ClientProxiedBy: SFHDAG3NODE2.st.com (10.75.127.8) To SFHDAG6NODE2.st.com (10.75.127.17) X-Proofpoint-Virus-Version: vendor=fsecure engine=2.50.10434:,, definitions=2018-10-05_05:,, signatures=0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Christophe Kerello This patch adds the documentation of the device tree bindings for the STM32 FMC2 NAND controller. Signed-off-by: Christophe Kerello --- .../devicetree/bindings/mtd/stm32-fmc2-nand.txt | 59 ++++++++++++++++++++++ 1 file changed, 59 insertions(+) create mode 100644 Documentation/devicetree/bindings/mtd/stm32-fmc2-nand.txt diff --git a/Documentation/devicetree/bindings/mtd/stm32-fmc2-nand.txt b/Documentation/devicetree/bindings/mtd/stm32-fmc2-nand.txt new file mode 100644 index 0000000..b620176 --- /dev/null +++ b/Documentation/devicetree/bindings/mtd/stm32-fmc2-nand.txt @@ -0,0 +1,59 @@ +STMicroelectronics Flexible Memory Controller 2 (FMC2) +NAND Interface + +Required properties: +- compatible: Should be one of: + * st,stm32mp15-fmc2 +- reg: NAND flash controller memory areas. + First region contains the register location. + Regions 2 to 4 respectively contain the data, command, + and address space for CS0. + Regions 5 to 7 contain the same areas for CS1. +- interrupts: The interrupt number +- pinctrl-0: Standard Pinctrl phandle (see: pinctrl/pinctrl-bindings.txt) +- clocks: Use common clock framework + +Optional properties: +- resets: Reference to a reset controller asserting the FMC controller +- dmas: DMA specifiers (see: dma/stm32-mdma.txt) +- dma-names: Must be "tx", "rx" and "ecc" + +Optional children nodes: +Children nodes represent the available NAND chips. + +Optional properties: +- nand-on-flash-bbt: see nand.txt +- nand-ecc-strength: see nand.txt +- nand-ecc-step-size: see nand.txt + +The following ECC strength and step size are currently supported: + - nand-ecc-strength = <1>, nand-ecc-step-size = <512> (Hamming) + - nand-ecc-strength = <4>, nand-ecc-step-size = <512> (BCH4) + - nand-ecc-strength = <8>, nand-ecc-step-size = <512> (BCH8) (default) + +Example: + + fmc: nand-controller@58002000 { + compatible = "st,stm32mp15-fmc2"; + reg = <0x58002000 0x1000>, + <0x80000000 0x1000>, + <0x88010000 0x1000>, + <0x88020000 0x1000>, + <0x81000000 0x1000>, + <0x89010000 0x1000>, + <0x89020000 0x1000>; + interrupts = ; + clocks = <&rcc FMC_K>; + resets = <&rcc FMC_R>; + pinctrl-names = "default"; + pinctrl-0 = <&fmc_pins_a>; + #address-cells = <1>; + #size-cells = <0>; + + nand@0 { + reg = <0>; + nand-on-flash-bbt; + #address-cells = <1>; + #size-cells = <1>; + }; + }; -- 1.9.1