Received: by 2002:ac0:a582:0:0:0:0:0 with SMTP id m2-v6csp444671imm; Fri, 5 Oct 2018 06:26:04 -0700 (PDT) X-Google-Smtp-Source: ACcGV61Utu0tCTR1/Vuzg12gwhixUmDZtulAj/8rbA6D8hdCiyxsntE2nkKQtql56KsO85ulF23s X-Received: by 2002:a63:4454:: with SMTP id t20-v6mr10074487pgk.102.1538745964090; Fri, 05 Oct 2018 06:26:04 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1538745964; cv=none; d=google.com; s=arc-20160816; b=C8MxFkSx848h/jrvH472PPDEF+HNV5jHkrDz2cWrOFszENgn2sMgQ7rObPieD9onl6 v9s78uZdthGgaRrILGda7sXZ0rnvlRKzTDqL36lIeF4JgMwAECpddEFESjWOlFEA8U8j 2nVpVV2LZkoV1yskjekVY4xsgFuAAE5a5ttg4SWqP+rbPvRLPrjiX48FJPo9EAYVKCWx oi5TfZaO0lLL3+NjXTgL7gdETeM5+1RrIwyWhRFVBfkbcX8risXQpJuQaL79G0X6PKZt IOidTMAfaN2AztS2FDYHdMldeUXAzPP2F3DCOIoZNwi7LalHxIY10eSqmUTY+2IQ2vH8 K0Hg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=YJGXidXh10ldKp2g2rfmhQKqSpIKHKbsyoPJdZhoSVk=; b=t/InjCVXoRBdGUP6uvtvET+xL0VkOHFiLD3ZVJ0XGJRovAe2dy7RgCoJ3B+sWloCqc M8dcqjXk7fVRkeHqd84MClgfnxPwpGHaDl3yRNQBfMjYZZ6crXHGvWweYNWbfihCZMoI pDChTOC3IEkFHnOjCZxLIP7zmVdR+iMI+wW/2AID7VFdrhWNXfu70EAvQYzKwGqZnNmq SbYMA1/Mgt6Rt51Ge6b6FZgHBZ1VaaAYw+t/Ouyw+ikvF8Rb3KL10L9F1AXwvoMROf/I 7Pk6YI5iuLdxSwL17qMyg03Ih7mjsxoxl3dipD11MZVOWh/z6DZjyE9D1+aXJaTcZ0um prWA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id f7-v6si8406480plo.109.2018.10.05.06.25.48; Fri, 05 Oct 2018 06:26:04 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729104AbeJEUXx (ORCPT + 99 others); Fri, 5 Oct 2018 16:23:53 -0400 Received: from mx07-00178001.pphosted.com ([62.209.51.94]:59187 "EHLO mx07-00178001.pphosted.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728966AbeJEUXT (ORCPT ); Fri, 5 Oct 2018 16:23:19 -0400 Received: from pps.filterd (m0046668.ppops.net [127.0.0.1]) by mx07-.pphosted.com (8.16.0.21/8.16.0.21) with SMTP id w95DIi8Y003594; Fri, 5 Oct 2018 15:23:46 +0200 Received: from beta.dmz-eu.st.com (beta.dmz-eu.st.com [164.129.1.35]) by mx07-00178001.pphosted.com with ESMTP id 2mv4kdbjje-1 (version=TLSv1 cipher=ECDHE-RSA-AES256-SHA bits=256 verify=NOT); Fri, 05 Oct 2018 15:23:46 +0200 Received: from zeta.dmz-eu.st.com (zeta.dmz-eu.st.com [164.129.230.9]) by beta.dmz-eu.st.com (STMicroelectronics) with ESMTP id B5A3D31; Fri, 5 Oct 2018 13:23:44 +0000 (GMT) Received: from Webmail-eu.st.com (Safex1hubcas24.st.com [10.75.90.94]) by zeta.dmz-eu.st.com (STMicroelectronics) with ESMTP id 665052CBE; Fri, 5 Oct 2018 13:23:44 +0000 (GMT) Received: from SAFEX1HUBCAS22.st.com (10.75.90.93) by Safex1hubcas24.st.com (10.75.90.94) with Microsoft SMTP Server (TLS) id 14.3.361.1; Fri, 5 Oct 2018 15:23:44 +0200 Received: from lmecxl0923.lme.st.com (10.48.0.237) by Webmail-ga.st.com (10.75.90.48) with Microsoft SMTP Server (TLS) id 14.3.361.1; Fri, 5 Oct 2018 15:23:44 +0200 From: Ludovic Barre To: Ulf Hansson , Rob Herring CC: , Maxime Coquelin , Alexandre Torgue , , , , , , Ludovic Barre Subject: [PATCH V5 21/24] mmc: mmci: add clock divider for stm32 sdmmc Date: Fri, 5 Oct 2018 15:22:59 +0200 Message-ID: <1538745782-27446-22-git-send-email-ludovic.Barre@st.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1538745782-27446-1-git-send-email-ludovic.Barre@st.com> References: <1538745782-27446-1-git-send-email-ludovic.Barre@st.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.48.0.237] X-Proofpoint-Virus-Version: vendor=fsecure engine=2.50.10434:,, definitions=2018-10-05_07:,, signatures=0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Ludovic Barre The STM32 sdmmc variant has a different clock divider. Signed-off-by: Ludovic Barre --- drivers/mmc/host/mmci.c | 2 ++ drivers/mmc/host/mmci.h | 2 ++ 2 files changed, 4 insertions(+) diff --git a/drivers/mmc/host/mmci.c b/drivers/mmc/host/mmci.c index 72d16a3..6115c71 100644 --- a/drivers/mmc/host/mmci.c +++ b/drivers/mmc/host/mmci.c @@ -1856,6 +1856,8 @@ static int mmci_probe(struct amba_device *dev, */ if (variant->st_clkdiv) mmc->f_min = DIV_ROUND_UP(host->mclk, 257); + else if (variant->stm32_clkdiv) + mmc->f_min = DIV_ROUND_UP(host->mclk, 2046); else if (variant->explicit_mclk_control) mmc->f_min = clk_round_rate(host->clk, 100000); else diff --git a/drivers/mmc/host/mmci.h b/drivers/mmc/host/mmci.h index 84a24ea..e2ea8a5 100644 --- a/drivers/mmc/host/mmci.h +++ b/drivers/mmc/host/mmci.h @@ -216,6 +216,7 @@ struct mmci_host; * @data_cmd_enable: enable value for data commands. * @st_sdio: enable ST specific SDIO logic * @st_clkdiv: true if using a ST-specific clock divider algorithm + * @stm32_clkdiv: true if using a STM32-specific clock divider algorithm * @datactrl_mask_ddrmode: ddr mode mask in datactrl register. * @blksz_datactrl16: true if Block size is at b16..b30 position in datactrl register * @blksz_datactrl4: true if Block size is at b4..b16 position in datactrl @@ -269,6 +270,7 @@ struct variant_data { u8 datacnt_useless:1; u8 st_sdio:1; u8 st_clkdiv:1; + u8 stm32_clkdiv:1; u8 blksz_datactrl16:1; u8 blksz_datactrl4:1; u32 pwrreg_powerup; -- 2.7.4