Received: by 2002:ac0:a582:0:0:0:0:0 with SMTP id m2-v6csp3501200imm; Mon, 8 Oct 2018 05:12:06 -0700 (PDT) X-Google-Smtp-Source: ACcGV61IUVPlDiSmA9q/c5WBww7xN39Vhx7XBhIJkSKm4W9MPyo3RZAQkK3S3S+LVwBIg52974IF X-Received: by 2002:a63:dc41:: with SMTP id f1-v6mr20615698pgj.214.1539000726774; Mon, 08 Oct 2018 05:12:06 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1539000726; cv=none; d=google.com; s=arc-20160816; b=Ita+zu7TmSlp1Bj6mC5zuB44xT1Q72ZWoDszRwRLLurfSvLDfmr6qV8+PQAdHXg8SN dZyz5cLknh0PjHTJnsUQNVPccrCUOZErjROjr+KaHN8thkqs0clIhcA+1GEXsDgamM1I lYpSZnB7txxs4bZIMkYgmOPt4c/fYxwB0ukv9+muwsQtXpe2vfOmQJoA4TA9koFxhBgt If6CQQLH8PgmN7vKpL1yd/0GjIlDK2YLSGvoNi2iv941WpGSKldGMUyGKe1JTOn+iG/V JwHMtcIwmVfyoxREqV7pbH2gg+Efu9vWmrOaXDbK+7cqJ6ivx17ZXkLN1yC6z72L3mDk UMQQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=hZvDBfS1fcbXoNLi5xS0kpN2tU9mGYOdJWfOEjwVTIc=; b=UURHZjdcaXewMC56Gp8mD6ZJCCAni28Eb12LLaGtmDfowtHTwh/ERFYc4q0jDbmQoS +xFNbIXmsY6X6WDu7E/ytXEwlv2sQZD6DenakxCF7HlZOtWUMSjqAXY9q8AeIpMWdNfT zHCtbPgzfeYO2t6ZXk+qkKg+vKdkFesh0b7F/U360/gcyQDJfInUrB+0BRuOsr24yuI3 iHx+QaTrCsZbvieczBh0tBDbHkYE0cUmDyLgOoJcsof6E4kLk/y9mvgShQyw6rif1m+d OYeZb16bqcGM27LGknmgeqS4u73Aoy2c3rrxpd5UXB1bi2q+ZiKTtfdG6ztAJ1faLVLZ RvNw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id n26-v6si18428537pfk.14.2018.10.08.05.11.51; Mon, 08 Oct 2018 05:12:06 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727739AbeJHTW2 (ORCPT + 99 others); Mon, 8 Oct 2018 15:22:28 -0400 Received: from mx07-00178001.pphosted.com ([62.209.51.94]:52158 "EHLO mx07-00178001.pphosted.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726918AbeJHTW2 (ORCPT ); Mon, 8 Oct 2018 15:22:28 -0400 Received: from pps.filterd (m0046037.ppops.net [127.0.0.1]) by mx07-.pphosted.com (8.16.0.21/8.16.0.21) with SMTP id w98C4FjB018798; Mon, 8 Oct 2018 14:09:50 +0200 Received: from beta.dmz-eu.st.com (beta.dmz-eu.st.com [164.129.1.35]) by mx07-00178001.pphosted.com with ESMTP id 2n01heht5t-1 (version=TLSv1 cipher=ECDHE-RSA-AES256-SHA bits=256 verify=NOT); Mon, 08 Oct 2018 14:09:50 +0200 Received: from zeta.dmz-eu.st.com (zeta.dmz-eu.st.com [164.129.230.9]) by beta.dmz-eu.st.com (STMicroelectronics) with ESMTP id 022F831; Mon, 8 Oct 2018 12:09:49 +0000 (GMT) Received: from Webmail-eu.st.com (Safex1hubcas24.st.com [10.75.90.94]) by zeta.dmz-eu.st.com (STMicroelectronics) with ESMTP id D523B2D01; Mon, 8 Oct 2018 12:09:49 +0000 (GMT) Received: from SAFEX1HUBCAS22.st.com (10.75.90.93) by Safex1hubcas24.st.com (10.75.90.94) with Microsoft SMTP Server (TLS) id 14.3.361.1; Mon, 8 Oct 2018 14:09:49 +0200 Received: from lmecxl0923.lme.st.com (10.48.0.237) by Webmail-ga.st.com (10.75.90.48) with Microsoft SMTP Server (TLS) id 14.3.361.1; Mon, 8 Oct 2018 14:09:49 +0200 From: Ludovic Barre To: Ulf Hansson , Rob Herring CC: , Maxime Coquelin , Alexandre Torgue , , , , , , Ludovic Barre Subject: [PATCH V6 19/23] mmc: mmci: add optional reset property Date: Mon, 8 Oct 2018 14:08:51 +0200 Message-ID: <1539000535-13261-20-git-send-email-ludovic.Barre@st.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1539000535-13261-1-git-send-email-ludovic.Barre@st.com> References: <1539000535-13261-1-git-send-email-ludovic.Barre@st.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.48.0.237] X-Proofpoint-Virus-Version: vendor=fsecure engine=2.50.10434:,, definitions=2018-10-08_03:,, signatures=0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Ludovic Barre This patch adds a optional reset management. STM32 sdmmc variant needs to reset hardware block during the power cycle procedure (for re-initialization). Signed-off-by: Ludovic Barre --- drivers/mmc/host/mmci.c | 7 +++++++ drivers/mmc/host/mmci.h | 2 ++ 2 files changed, 9 insertions(+) diff --git a/drivers/mmc/host/mmci.c b/drivers/mmc/host/mmci.c index 7607599..d636a0e 100644 --- a/drivers/mmc/host/mmci.c +++ b/drivers/mmc/host/mmci.c @@ -36,6 +36,7 @@ #include #include #include +#include #include #include @@ -1882,6 +1883,12 @@ static int mmci_probe(struct amba_device *dev, dev_dbg(mmc_dev(mmc), "clocking block at %u Hz\n", mmc->f_max); + host->rst = devm_reset_control_get_optional_exclusive(&dev->dev, NULL); + if (IS_ERR(host->rst)) { + ret = PTR_ERR(host->rst); + goto clk_disable; + } + /* Get regulators and the supported OCR mask */ ret = mmc_regulator_get_supply(mmc); if (ret) diff --git a/drivers/mmc/host/mmci.h b/drivers/mmc/host/mmci.h index cdcadd2..8ecb1ee 100644 --- a/drivers/mmc/host/mmci.h +++ b/drivers/mmc/host/mmci.h @@ -318,6 +318,8 @@ struct mmci_host { struct clk *clk; u8 singleirq:1; + struct reset_control *rst; + spinlock_t lock; unsigned int mclk; -- 2.7.4