Received: by 2002:ac0:a582:0:0:0:0:0 with SMTP id m2-v6csp4897357imm; Tue, 9 Oct 2018 06:55:10 -0700 (PDT) X-Google-Smtp-Source: ACcGV62ZlUemlGfhhu3Dj+7IlsSDg68UnrLFYt21QoM/0mfo003mPVucmr0eABMRck7Lad3lBQSR X-Received: by 2002:a63:f314:: with SMTP id l20-v6mr25137325pgh.407.1539093310846; Tue, 09 Oct 2018 06:55:10 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1539093310; cv=none; d=google.com; s=arc-20160816; b=WEb82pKwO+/kGt0QyApo5aZkTNb2jDq1+GBYbwV3Qz7Y23ofUfUidMpCojWguXSrdY knx9fPe8nXUid9lx5Hn3jvfDFQlBGK/KMXnDjp9b2916jmFIOmHLiSfFs+O1T7FKWgjI ndfQgy3Wdoj6ILNcvCNgV4yNLx9zOmVa0ewUgJLTidT0NxRsOdn8k0HcUrTR8/EyZzLj WLhNJruEX1Er1CiMoZRVQJfH8Ceh5RA5uJUCEwcnNZbvkkZGB0naUQpO3If3k6WejKDz hmWDocAmwGosE5sRJrZvlSqOvCcs1NwfnG2FMn1f8n3VNGWNAco8YNS7z20sKpVHRYUn GwCQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:date:cc:to:subject:from:references :in-reply-to:message-id; bh=FA3pJnAyihEiUy3oIk09WRh6qFOkjp2T2kiDEJZ1ZE4=; b=EbfgRHMh1dfrBcfZYaPyNwY7EseyIO03f3lZEb2mJSZlP6gEGVbcLUXiP7QmUlIwvT zMflMPLVUsTHwhaQ7QCyJ/Yn11Fs/Mybb+AsCZ3gVvvR6ibAcvPXs5dE9zH3qBoPmaeH QOXeOxPhPVw5okpLkxIdkjtxSl7pcPm+rUtj1d1hL12UTGrbIFOpseFxz6Viz/D1YzJe wXTMgYBYMjB3DdWqfDw4AOPYcl6wgB8NZOpqE9aKaMDQNVrplo3bhn4opzSsDchKQh10 lQOqbJQdhcdgz+JsgzSHqvXfBxYIBO8GSkEBCuwEp3lOPxmktCUuDkbVlB6qlOy+UVfr oXSg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id z1-v6si21176876plb.131.2018.10.09.06.54.55; Tue, 09 Oct 2018 06:55:10 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727763AbeJIVJa (ORCPT + 99 others); Tue, 9 Oct 2018 17:09:30 -0400 Received: from pegase1.c-s.fr ([93.17.236.30]:33507 "EHLO pegase1.c-s.fr" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726862AbeJIVJ3 (ORCPT ); Tue, 9 Oct 2018 17:09:29 -0400 Received: from localhost (mailhub1-int [192.168.12.234]) by localhost (Postfix) with ESMTP id 42TzDg4GkWz9ttgP; Tue, 9 Oct 2018 15:52:03 +0200 (CEST) X-Virus-Scanned: Debian amavisd-new at c-s.fr Received: from pegase1.c-s.fr ([192.168.12.234]) by localhost (pegase1.c-s.fr [192.168.12.234]) (amavisd-new, port 10024) with ESMTP id uevxpmo_iuCS; Tue, 9 Oct 2018 15:52:03 +0200 (CEST) Received: from messagerie.si.c-s.fr (messagerie.si.c-s.fr [192.168.25.192]) by pegase1.c-s.fr (Postfix) with ESMTP id 42TzDg3kd2z9ttfw; Tue, 9 Oct 2018 15:52:03 +0200 (CEST) Received: from localhost (localhost [127.0.0.1]) by messagerie.si.c-s.fr (Postfix) with ESMTP id 1226D8B80B; Tue, 9 Oct 2018 15:52:15 +0200 (CEST) X-Virus-Scanned: amavisd-new at c-s.fr Received: from messagerie.si.c-s.fr ([127.0.0.1]) by localhost (messagerie.si.c-s.fr [127.0.0.1]) (amavisd-new, port 10023) with ESMTP id 3E5-3YIo-CO4; Tue, 9 Oct 2018 15:52:14 +0200 (CEST) Received: from pc13168vm.idsi0.si.c-s.fr (unknown [192.168.232.3]) by messagerie.si.c-s.fr (Postfix) with ESMTP id D34548B80A; Tue, 9 Oct 2018 15:52:14 +0200 (CEST) Received: by pc13168vm.idsi0.si.c-s.fr (Postfix, from userid 0) id 7561D6F444; Tue, 9 Oct 2018 13:52:14 +0000 (UTC) Message-Id: <66ab295549a362f8b79921e2accd8e4fbe47f35f.1539092112.git.christophe.leroy@c-s.fr> In-Reply-To: References: From: Christophe Leroy Subject: [PATCH v3 21/24] powerpc/mm: Define platform default caches related flags To: Bartlomiej Zolnierkiewicz , Benjamin Herrenschmidt , Dominik Brodowski , Geoff Levand , Jens Axboe , Kumar Gala , Li Yang , Michael Ellerman , Nicholas Piggin , Paul Mackerras , Scott Wood , aneesh.kumar@linux.vnet.ibm.com Cc: linux-arm-kernel@lists.infradead.org, linux-block@vger.kernel.org, linux-fbdev@vger.kernel.org, linux-kernel@vger.kernel.org, linuxppc-dev@lists.ozlabs.org, dri-devel@lists.freedesktop.org Date: Tue, 9 Oct 2018 13:52:14 +0000 (UTC) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Cache related flags like _PAGE_COHERENT and _PAGE_WRITETHRU are defined on most platforms. The platforms not defining them don't define any alternative. So we can give them a NUL value directly for those platforms directly. Reviewed-by: Aneesh Kumar K.V Signed-off-by: Christophe Leroy --- arch/powerpc/include/asm/nohash/32/pte-40x.h | 3 +++ arch/powerpc/include/asm/nohash/32/pte-8xx.h | 4 ++++ arch/powerpc/include/asm/pte-common.h | 11 ----------- 3 files changed, 7 insertions(+), 11 deletions(-) diff --git a/arch/powerpc/include/asm/nohash/32/pte-40x.h b/arch/powerpc/include/asm/nohash/32/pte-40x.h index ab043b3e9b99..7a8b3c94592f 100644 --- a/arch/powerpc/include/asm/nohash/32/pte-40x.h +++ b/arch/powerpc/include/asm/nohash/32/pte-40x.h @@ -53,6 +53,9 @@ /* No page size encoding in the linux PTE */ #define _PAGE_PSIZE 0 +/* cache related flags non existing on 40x */ +#define _PAGE_COHERENT 0 + #define _PAGE_KERNEL_RO 0 #define _PAGE_KERNEL_ROX _PAGE_EXEC #define _PAGE_KERNEL_RW (_PAGE_DIRTY | _PAGE_RW | _PAGE_HWWRITE) diff --git a/arch/powerpc/include/asm/nohash/32/pte-8xx.h b/arch/powerpc/include/asm/nohash/32/pte-8xx.h index b899c3c877ac..2b4669b3badb 100644 --- a/arch/powerpc/include/asm/nohash/32/pte-8xx.h +++ b/arch/powerpc/include/asm/nohash/32/pte-8xx.h @@ -46,6 +46,10 @@ #define _PAGE_NA 0x0200 /* Supervisor NA, User no access */ #define _PAGE_RO 0x0600 /* Supervisor RO, User no access */ +/* cache related flags non existing on 8xx */ +#define _PAGE_COHERENT 0 +#define _PAGE_WRITETHRU 0 + #define _PAGE_KERNEL_RO (_PAGE_PRIVILEGED | _PAGE_RO) #define _PAGE_KERNEL_ROX (_PAGE_PRIVILEGED | _PAGE_RO | _PAGE_EXEC) #define _PAGE_KERNEL_RW (_PAGE_PRIVILEGED | _PAGE_DIRTY) diff --git a/arch/powerpc/include/asm/pte-common.h b/arch/powerpc/include/asm/pte-common.h index 1a2102f8b1e7..ff01368a175a 100644 --- a/arch/powerpc/include/asm/pte-common.h +++ b/arch/powerpc/include/asm/pte-common.h @@ -1,17 +1,6 @@ /* SPDX-License-Identifier: GPL-2.0 */ /* Included from asm/pgtable-*.h only ! */ -/* - * Some bits are only used on some cpu families... Make sure that all - * the undefined gets a sensible default - */ -#ifndef _PAGE_COHERENT -#define _PAGE_COHERENT 0 -#endif -#ifndef _PAGE_WRITETHRU -#define _PAGE_WRITETHRU 0 -#endif - /* Location of the PFN in the PTE. Most 32-bit platforms use the same * as _PAGE_SHIFT here (ie, naturally aligned). * Platform who don't just pre-define the value so we don't override it here -- 2.13.3