Received: by 2002:ac0:a582:0:0:0:0:0 with SMTP id m2-v6csp435268imm; Wed, 17 Oct 2018 02:38:07 -0700 (PDT) X-Google-Smtp-Source: ACcGV62qFXqQ6rAo7uKPX23CuLs3PMpaC5VIPTw7BJxmJDCdaXP1+/dUD+i7dM5KEnTLn3jmGQEt X-Received: by 2002:a63:5a0d:: with SMTP id o13-v6mr23824875pgb.267.1539769087474; Wed, 17 Oct 2018 02:38:07 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1539769087; cv=none; d=google.com; s=arc-20160816; b=BchMXJ8hbbQ6JqG10TCV/3LKvwi1aflbWP1Oennsawf4HoGPjmvnCAolF8pRBfw9Bz 3nXszXyOuwzOuEgvztX3yiaR49hNrhfdSAhpVprr9CykEro/litQ7bGyG+XA2QBxhGLT MfeubRYH0Z3Hpw3RNDB7Wh1V+yHvcdtcRMenF+2IgptuPD+Ogsw3BYAQTfRM623DQa9+ 0T2Z6nQaabYO9K51pRG9hgnGVi/dfNmtBPHluXrI9oBq8yI+uCrrhxHampcgW8wYFGDg tN4z7S9y7KtAwk6viUPFjSDLttIszlg8MR+3w4X7TFG6L5iNXJ54Imfe+bn8j0WpRPPH BhIg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=xpvGYu7dVK2QpvJScXy1h1VFPR1qPIiIDnEzaBakKCc=; b=OlidVLsNKcp/fNRiC8+nJDVtedSJocHaOFsn8ltUj2qyJq2hB/yolzgJ1PUQx+pKZk rt5o6P988/lQSuYDmvpbBe86aLZ9sZOTweaCnoirjGB6Mdp6749gV4GBtTfnq2yCttU4 /5GaSEKTM9ulEcVZCHgzthwi3vq+E3gXBdl+iqT3YfHekVICyyzlkTEWfdmMv0OlFEYO ZCnZeZLJr4rUeddoBiXrZsSqgxNx78izAdu+dEFBxlX+FNRILbhlI2a+bUcoy9bL5xI3 fZQvlxwjNuCyGkPeIhm+mP6mBMooocn7x2XUc5HPr5OcjATU+fUBOFafvaXP8YqicHHL cqvg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id v6-v6si18441942plg.84.2018.10.17.02.37.52; Wed, 17 Oct 2018 02:38:07 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727114AbeJQRcO (ORCPT + 99 others); Wed, 17 Oct 2018 13:32:14 -0400 Received: from mailgw01.mediatek.com ([210.61.82.183]:5067 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1726727AbeJQRcO (ORCPT ); Wed, 17 Oct 2018 13:32:14 -0400 X-UUID: afd591ba91644b9b80556ae0c20789b0-20181017 X-UUID: afd591ba91644b9b80556ae0c20789b0-20181017 Received: from mtkexhb02.mediatek.inc [(172.21.101.103)] by mailgw01.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 494376436; Wed, 17 Oct 2018 17:37:14 +0800 Received: from MTKCAS06.mediatek.inc (172.21.101.30) by mtkmbs02n1.mediatek.inc (172.21.101.77) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Wed, 17 Oct 2018 17:37:12 +0800 Received: from mtkswgap22.mediatek.inc (172.21.77.33) by MTKCAS06.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Wed, 17 Oct 2018 17:37:12 +0800 From: To: Sean Wang , Vinod Koul , Rob Herring , Matthias Brugger , Dan Williams CC: , , , , , , Shun-Chih Yu Subject: [PATCH 1/2] dt-bindings: dmaengine: Add MediaTek Command-Queue DMA controller bindings Date: Wed, 17 Oct 2018 17:36:58 +0800 Message-ID: <1539769019-32107-2-git-send-email-shun-chih.yu@mediatek.com> X-Mailer: git-send-email 1.7.9.5 In-Reply-To: <1539769019-32107-1-git-send-email-shun-chih.yu@mediatek.com> References: <1539769019-32107-1-git-send-email-shun-chih.yu@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Shun-Chih Yu Document the devicetree bindings for MediaTek Command-Queue DMA controller which could be found on MT6765 SoC or other similar Mediatek SoCs. Signed-off-by: Shun-Chih Yu Reviewed-by: Rob Herring --- .../devicetree/bindings/dma/mtk-cqdma.txt | 31 ++++++++++++++++++++ 1 file changed, 31 insertions(+) create mode 100644 Documentation/devicetree/bindings/dma/mtk-cqdma.txt diff --git a/Documentation/devicetree/bindings/dma/mtk-cqdma.txt b/Documentation/devicetree/bindings/dma/mtk-cqdma.txt new file mode 100644 index 0000000..fb12927 --- /dev/null +++ b/Documentation/devicetree/bindings/dma/mtk-cqdma.txt @@ -0,0 +1,31 @@ +MediaTek Command-Queue DMA Controller +================================== + +Required properties: + +- compatible: Must be "mediatek,mt6765-cqdma" for MT6765. +- reg: Should contain the base address and length for each channel. +- interrupts: Should contain references to the interrupts for each channel. +- clocks: Should be the clock specifiers corresponding to the entry in + clock-names property. +- clock-names: Should contain "cqdma" entries. +- dma-channels: The number of DMA channels supported by the controller. +- dma-requests: The number of DMA request supported by the controller. +- #dma-cells: The length of the DMA specifier, must be <1>. This one cell + in dmas property of a client device represents the channel + number. +Example: + + cqdma: dma-controller@10212000 { + compatible = "mediatek,mt6765-cqdma"; + reg = <0 0x10212000 0 0x1000>; + interrupts = , + ; + clocks = <&infracfg CLK_IFR_CQ_DMA>; + clock-names = "cqdma"; + dma-channels = <2>; + dma-requests = <32>; + #dma-cells = <1>; + }; + +DMA clients must use the format described in dma/dma.txt file. -- 1.7.9.5