Received: by 2002:ac0:a582:0:0:0:0:0 with SMTP id m2-v6csp1772613imm; Thu, 18 Oct 2018 04:06:24 -0700 (PDT) X-Google-Smtp-Source: ACcGV61uftgvcEzfk+CsKCfxX9DM+toJ74DwoqUxrIuACzGobHDzQ3F+br4qA4H7lqPlIEEw47fz X-Received: by 2002:a63:30c8:: with SMTP id w191-v6mr27617269pgw.447.1539860783957; Thu, 18 Oct 2018 04:06:23 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1539860783; cv=none; d=google.com; s=arc-20160816; b=ZVzggTh3IT3a/RAg4BbLqljKpcpiS2nmgg3keYld110ZAeNFc8NvWwFlCVPijWauVT WxpmVRD8TEC3U3d6Vayr2EySLGaILxEbSBtvqa5Ltr+OZhdL5eacEinSPpNighWx5y1n DNOLExnS7J6pelYsenks20bFT3/erzXJJxiXFoxya2ObV8wf9lnLuj1kt6qrP8dwpyaJ iu4s7clIUmo/zFHdTPqVbpqEIPyZPCX2KT6lkI+JmPYwbn6bczX730BeWM5KVBxKbU9E qklVq/NXHVmSjhOz+Eqc1m6mYn7ZaghIo938p3Fd4PNG7jpgF/HWZi8oDSwXYG5KrKRE wfjA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:spamdiagnosticmetadata :spamdiagnosticoutput:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=M0r+NlJyxFNApZq9mDkjMZ0SSpsCNFvNGfH8CIClZsc=; b=fP6HKxMv143FX9duDzjmK1u6ytE9xkyUIEdSPGuRncSMwDrhqeAWTIk13RUR/jCuyy TEouAAsR4rsJFjdYXkwiu2XxRY1lGnTu3R2sOOyYC3AjFFRwqjs/MnJKgl7MDsV+Zg8v 2uS4wHlpCFwvn2Di3lma9u0MVy5l1vQ3CcNTd9MEI1gzdzgkdPtz8euS6yiFqS6aLnEo AwXZxzHEkugWsZq7UTe6hIcz33gsR7eoL7yzTb7bYx+dpeq4/zVl10NPE6qa8PPjI5FW ni8yr9N3AGMsk22DBDPvi3QxgDVwqixQ41m7UGbPBVsxR6YYB+V6mUw6q/1D7Kn4xeXI KShQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@analog.onmicrosoft.com header.s=selector1-analog-com header.b=bHmxOF53; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id d186-v6si20987066pfg.23.2018.10.18.04.06.07; Thu, 18 Oct 2018 04:06:23 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@analog.onmicrosoft.com header.s=selector1-analog-com header.b=bHmxOF53; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727610AbeJRTGN (ORCPT + 99 others); Thu, 18 Oct 2018 15:06:13 -0400 Received: from mail-bl2nam02on0085.outbound.protection.outlook.com ([104.47.38.85]:20352 "EHLO NAM02-BL2-obe.outbound.protection.outlook.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1726173AbeJRTGN (ORCPT ); Thu, 18 Oct 2018 15:06:13 -0400 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=analog.onmicrosoft.com; s=selector1-analog-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=M0r+NlJyxFNApZq9mDkjMZ0SSpsCNFvNGfH8CIClZsc=; b=bHmxOF53QvuLWub9aeUpBWaDDRkFmr2SLzNoIzeHvRrFuQpPBdFLE0x9XjfIdmT990Mtnyywc8l939lMLZrJBn9g3IqG2UZru+C3shBmswbjUGRT++mTOkku2Gb4cqgUVQe1EEm4CFIKLjyVkozHb//7UZb3YTrUbx3xVaDe6Aw= Received: from MWHPR03CA0047.namprd03.prod.outlook.com (2603:10b6:301:3b::36) by DM2PR03MB558.namprd03.prod.outlook.com (2a01:111:e400:241d::27) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.1250.22; Thu, 18 Oct 2018 11:05:30 +0000 Received: from BL2FFO11FD021.protection.gbl (2a01:111:f400:7c09::185) by MWHPR03CA0047.outlook.office365.com (2603:10b6:301:3b::36) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.1228.24 via Frontend Transport; Thu, 18 Oct 2018 11:05:30 +0000 Authentication-Results: spf=pass (sender IP is 137.71.25.55) smtp.mailfrom=analog.com; gmx.de; dkim=none (message not signed) header.d=none;gmx.de; dmarc=bestguesspass action=none header.from=analog.com; Received-SPF: Pass (protection.outlook.com: domain of analog.com designates 137.71.25.55 as permitted sender) receiver=protection.outlook.com; client-ip=137.71.25.55; helo=nwd2mta1.analog.com; Received: from nwd2mta1.analog.com (137.71.25.55) by BL2FFO11FD021.mail.protection.outlook.com (10.173.161.100) with Microsoft SMTP Server (version=TLS1_0, cipher=TLS_RSA_WITH_AES_256_CBC_SHA) id 15.20.1250.12 via Frontend Transport; Thu, 18 Oct 2018 11:05:29 +0000 Received: from NWD2HUBCAS7.ad.analog.com (nwd2hubcas7.ad.analog.com [10.64.69.107]) by nwd2mta1.analog.com (8.13.8/8.13.8) with ESMTP id w9IB5Tvi018681 (version=TLSv1/SSLv3 cipher=AES256-SHA bits=256 verify=FAIL); Thu, 18 Oct 2018 04:05:29 -0700 Received: from linux.analog.com (10.50.1.118) by NWD2HUBCAS7.ad.analog.com (10.64.69.107) with Microsoft SMTP Server id 14.3.301.0; Thu, 18 Oct 2018 07:05:28 -0400 From: Stefan Popa To: CC: , , , , , , , Subject: [PATCH 1/2] iio: adc: Add ad7124 support Date: Thu, 18 Oct 2018 14:04:53 +0300 Message-ID: <1539860693-3308-1-git-send-email-stefan.popa@analog.com> X-Mailer: git-send-email 2.7.4 MIME-Version: 1.0 Content-Type: text/plain; charset="UTF-8" Content-Transfer-Encoding: 8bit X-ADIRoutedOnPrem: True X-EOPAttributedMessage: 0 X-MS-Office365-Filtering-HT: Tenant X-Forefront-Antispam-Report: CIP:137.71.25.55;IPV:NLI;CTRY:US;EFV:NLI;SFV:NSPM;SFS:(10009020)(376002)(39860400002)(136003)(396003)(346002)(2980300002)(438002)(37524003)(199004)(189003)(246002)(6306002)(2906002)(4326008)(23676004)(7696005)(47776003)(107886003)(53416004)(478600001)(2870700001)(8676002)(4744004)(6666004)(356004)(72206003)(966005)(336012)(426003)(8936002)(126002)(2616005)(476003)(44832011)(486006)(50226002)(36756003)(106002)(50466002)(6916009)(2351001)(5820100001)(5660300001)(316002)(54906003)(14444005)(1720100001)(305945005)(7636002)(77096007)(26005)(106466001)(186003)(575784001);DIR:OUT;SFP:1101;SCL:1;SRVR:DM2PR03MB558;H:nwd2mta1.analog.com;FPR:;SPF:Pass;LANG:en;PTR:nwd2mail10.analog.com;A:1;MX:1; X-Microsoft-Exchange-Diagnostics: 1;BL2FFO11FD021;1:vKQLMfIcVvAU+mFrXuZSAX1P6Cg5CVHEdlIM9aB7f81KrwHxpbagx2OgE8aTR9xdfM4H/Er6mtIlLYKceZw6pZYqL2ZVYcDY3ZpcpQI1c7Dez7OzehoZVVMC4JO2WQgU X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id: bbdae0b0-836d-4da7-d808-08d634e99dd2 X-Microsoft-Antispam: BCL:0;PCL:0;RULEID:(7020095)(4652040)(8989299)(5600074)(711020)(4608076)(4534185)(4627221)(201703031133081)(201702281549075)(8990200)(2017052603328)(7153060);SRVR:DM2PR03MB558; X-Microsoft-Exchange-Diagnostics: 1;DM2PR03MB558;3:woaRmGan50z8SfqcvYBceucVKwZ9FUw1OLha4Mtec7kXKjJdCghGerOnm9HoZxRRI+JjStAcu094vI/vi1kyPYj0mIN7uP9MHpyRp0DzxQBcHDKHosy2Jb3P+RcG8Ch8uiwOJg2/wscNG4pjnsVQY8fM7f5jKvnONtS7XRkB0mB7C0Q3/XOnU8EMk7ohaTv70vMkXa8SrJ7QfjWzPktn6e1O2O82SgqExfcmmIANEDKTTPTGe4Z06INzY1FloCqTENvoUBixrdFdzLhQnGLnUicQeEyxPgfkMHmtpnagsK4iGfJrCu6wDwexDInEysrnF0XYaA39kL/Z7DzuzzeNS8hWovPRis5ibpXgpbOChqQ=;25:CY+0xNH80PcNpJXvqvftrVn8Gk8AUyfiWlLko0npS+kxscHbMRq7DOui1QsLB926WT5vW8gryGqiEZdoPNPzP0osSXnn7es2SkWk8RCN2t4S7tyZvfZasWRC6L5JskysCmBHBzr/8FJt01IqXCJRsAk8DDSOc0B6Hz2xSd++6Gir3WCoy3Boitb0yf24pRNDIoCrmjRP8I0pVrzrcPKfTV2RcPkWhq5CH6Mde4GT5h0CTlE4s9Y9rzovNwNOoONxeiW84vZb5XqykO3fmp0ZA0RT7z0ClEuFeeAghzx7Yd/kl2gF58qC0iZIowHRPv4G5OYVhrcHE5iJUGMzj4iZ8DGyxmdG9GEd6teOSOwN7gM= X-MS-TrafficTypeDiagnostic: DM2PR03MB558: X-Microsoft-Exchange-Diagnostics: 1;DM2PR03MB558;31:/HuRMkbD21ckecKXinecTy9D5k+HnzsgeRZDq9RryL1rWunneRTTbKN2QyqSQKDXvu1lszmoepus5O3/NdgjV0l0sjvZEjXCxSwXOu4ryBIN8fnCImDIQJvaHJfWMQojmvkqr3H8+y8svp7K9RhoDz5iwIPVgVlfvcW0RhMocJRs8Js+Zq0fi2ZryUdUpZJ1uMAiLbbFK39aaUGVayWYi17ZWhcuGJ5QBbgx4rIegSM=;20:go7cSWJSSPpgY2iHd1HxuTDgklySv9HdBqQ6pGJLJoR6x+sKXeEVT/LdpN6D11y+Cnichqnu/bEx+8jb9KjXIj2DquFBOj2c9d94RIYuReLEECJTkIu8/kz6Q/gIPJ55JtNTWUeyaQU5RlCwQpMQgGcUYQ/SpNeWczZ8+uzQ4PMJGeA+O/TnvIdJuyGEtEm7OpJGkbeiJYlI0rk8+G+zgH3fpRcwcb940NsYD98JSdpDW/w+Ki/Va8KvPoJTMu/RYllaUufFGRLTpInBgVKRVK/u9Bkgsgmm86qRy9BzemjpGNDPZ1s2Cv3vS9RE3dTa2ApgCtcApug6ooo2+Gp2MyPs4MvSWjK4ppxMpsfadk3SGVI7QyWyj+N5CAAoXXEKvRf5us6I6IvEz/zvvSEMDkLhZDywt1QRd/CfcPobrooFmNailda+XKc0vfWeJaEgLi4Kt/2APYpF2Yfxx4H/quvz0h+0rxxZC0DDXPNdEGMuWbiBEHGLvPoj4zajjlsN X-Microsoft-Antispam-PRVS: X-Exchange-Antispam-Report-Test: UriScan:(270121546159015)(232431446821674)(9452136761055)(170811661138872)(95692535739014); X-MS-Exchange-SenderADCheck: 1 X-Exchange-Antispam-Report-CFA-Test: BCL:0;PCL:0;RULEID:(8211001083)(6040522)(2401047)(8121501046)(5005006)(3002001)(3231355)(944501410)(4982022)(52105095)(10201501046)(93006095)(93004095)(6055026)(149066)(150057)(6041310)(20161123558120)(201703131423095)(201702281528075)(20161123555045)(201703061421075)(201703061406153)(20161123562045)(20161123564045)(20161123560045)(201708071742011)(7699051)(76991095);SRVR:DM2PR03MB558;BCL:0;PCL:0;RULEID:;SRVR:DM2PR03MB558; X-Microsoft-Exchange-Diagnostics: 1;DM2PR03MB558;4:ZeksENmI6ZN3DtAV+AwidbgPncJ+i46VSPG0wkBy1pM+awjpYOxAv2hxh9XeLEekX9Ohr/qaReC9ZhvbaeY+hJbUPJeF23RiC+/egHUZ+haxpIbLGGK2F97gjn5QB5jCvH5EMo8InbXwIZYX6yA7PnWJNpz5dN76d+LLvxUPsWDmw9Dkpon5NMqEOyWaTkmO4p7sC0/SePcWThXLu0KB5KoEn7YWhrIB/uA38QXMf98BtNRvL+7NZryaaJNs8kXaDkDZDbjBW2pu34mdh+KzQXoS2B5/7lLfrb7LQ8D1gVdFaOye472NkPImcNH2WLbsrJaAW4QB0gXwGumTmoh+H4JmFFR7PvLWxV03ZteDBfqQmnFwhl+IDW3QhTBfeYQewY8AA2C5losIyQFJN48281EblIaTTMSVkA1KA6U6dd/75VR0Fu7uXPUMGHuAfuZN/8q6EMtAwYQlmlZloQjFsA== X-Forefront-PRVS: 08296C9B35 X-Microsoft-Exchange-Diagnostics: =?utf-8?B?MTtETTJQUjAzTUI1NTg7MjM6Sk5nWDRodDFnTzkySTdaeDlhZE1mRGxCc3VC?= =?utf-8?B?TnlYWmVaRDcwYmRyM2kwRGVtZXdvVnBhc3RMQW40YzlGSW9kaG9lelRIRmJV?= =?utf-8?B?d28wUFZ1ZnJHNFpIY2prN0x4ajVpYUxIbEkrci9IUjdGYUxaZmt5bW5SNVV2?= =?utf-8?B?NXdCcTVLVFhqQTMyOU04NjFwVUFZSnNOZmR0eUlyWmVQTU1WTEY3QzhaZ2M4?= =?utf-8?B?ZytqOU1vZE9UaDYwdXhEcVh3RllXc29Bd3pnbllDUG5mUDc4RnZ6U3VHVC9E?= =?utf-8?B?WTBXQzVsQjVxQjhneGl1T1IzZkM0cml4YlJHVTNBZGFVUlJzWW94TDdzMndY?= =?utf-8?B?eW9mNDkwd29GbFRnNENDUnhXeDQrUFF4STVpcFlWTncxQmNrK1JzTDlraldE?= =?utf-8?B?Z05Zd2UwdG15T0JzMGQ4S0VRTnpMNy96aGxMV1FVeXYzbmd4V0pwMSt6LzdP?= =?utf-8?B?SDIrU0U0S1NzOXNWcVRTTW8yclJqdjc2YVVGb0U1Tm91NUsrcHNJd0RRUHRx?= =?utf-8?B?c2ZQeVAwSDBCSStpWTdWcU5kVDFCQmdtVm9LL3dhbWJYSjVyaTQ0a21HZ3VB?= =?utf-8?B?TVhKQ2s2T1hoamxUVWFHVlI0ektlZzEzZWVkNXNCQnFxVVBKMS8vU3J4UUR5?= =?utf-8?B?TkhhcnZKK0UxalpJNXBFNmludFRQWCtFSEZjWUNxTU9TK09uU1p5dkpxaVFm?= =?utf-8?B?MXVuRWhsbVlUQ3phYmNMTGN6UHVYaFRnTmQweGkzeFMrUU93ekZnaDVXcm9Y?= =?utf-8?B?ak5zL1NrYkpQQVAycGZtbnphZVpVRS85RG9ZNEI5Y3RaOHd3VzJaUmZyZlVS?= =?utf-8?B?YWJzaWdqYllNUEZUZlB2TDY5dUZudzNsemNpRUk1WFdLYXBnVzc3bVE2ajNo?= =?utf-8?B?cVBuTVljZThIclZzZDlKd1djcG9yRmFnd0N5MmFER0ZCVm5oMjY2RU1IZ1R0?= =?utf-8?B?dHlaZ1BWK3VhQnBUWXA2S0Z2Nmk0cXY0Q2tTamtVWGIyakxpcDV0VldMRmZn?= =?utf-8?B?OHRITkZidHR5NG1pQll3OE9JZ0p3cHcxMEp5cmVSUnJQY3o1NGMzMkZ6a2tm?= =?utf-8?B?R1FMd01xOEVCQ251WGtObTZEazFueVpmQlFNazJoOU1zTkN4NGdkT0lvUllU?= =?utf-8?B?azcwSlA0dDVYOWVabUNzRG54NFI4cXh0VXJMUXR5dGxDOXZCUEwzT1NpTEI2?= =?utf-8?B?d1hNaXBlUTN5a0VrZURiTXFjUEVBOFNCb0NvbTJlVE1ibFlWZzg3bWZnMDAz?= =?utf-8?B?S2s3R3krTi8xbjRtQ2NIUkdZYWZzRHEyVDllYkZ5Zkx1MzREbVNCK3NGRmlM?= =?utf-8?B?TkpLaW9Lb2UvelkrL1BCQUU4cDBPSHdQbnBNVTdMSE9Jam5WVG9OazI0QUcz?= =?utf-8?B?OXJBenZwZHQzMWNZOWZ0YnZ4dSt6NGwvTWhsNlVoRFlqc3ZqWVpsRzhFRlgz?= =?utf-8?B?ODc2cHRrbkNoaGVIZ2ltbCt3d1pFanRYNktUbVlXZ3hyM295QnFNRUNmU25G?= =?utf-8?B?RDhWcUlwY2NxdnI4MWVvZTBFcnF1WS9BOWJ6VVB2andMWDhxN0xRMFRNTGtF?= =?utf-8?Q?heDmiEJ+4AXkWEaMWgkwNY0xeY2gysO1UdrNsLrn0CM=3D?= X-Microsoft-Antispam-Message-Info: lflRPE+DIX5rjpicWA/sSQM0EXPEcVvIlYtVGKPYHe3Xe349GzisHFaALLYdFAA3J0xWMBUDRSzHmgMUG55krW5o6tfbraWRiTBZXmb0cJruGx7BFO66LFyl+4whQVHBUqpBmrF8xTK5x/5bOfPCwomyDCCnhzEt5gk5PR8ifrtvUP/06d+XOS4lFUDd0U31It0wWxWowPP515zS6vUTbv1QDQswROCSttDC4djX6iMkqMeqN4pINCUv6XOiTOEDSpXp2p3t3NEzvFnOsX2bxVuWpdX09WBglHlutkENrfDpgyH9vEJMva6d9v4bw0ERjgfD+LGnmJOoxuVw8+d13XZHvAKr2+lGnuynjrXivYs= X-Microsoft-Exchange-Diagnostics: 1;DM2PR03MB558;6:DXsUGGGXLHe5hj4v3fDzbSMRmX/AyVjDos02B9UcM3WLt4q5LoyTIGnDdzctv5+AevpXbZFuf0rEGJpmTziBm/p5Xn6wUUeIazmJ1XQE7PxoZ9UqaBcJ6ZcY7f9LJtTHBP1ygxiFBwnQdf3c3cYR3nhTjRi3O8rZD1zQzzsloTEt6GUa7b8nswEuyvBbtovSnLt0FNZL8a+O88nTcbOwmfbMH4iHxTQ/YlNkoG5/8vSHdxohZoAdClfRhZxaRQaLSGfvcMFmAShpstQ8wviIM+G5vBb5g1A6xml2WtFPTr8LZr8XOF1/LAewnZ/BSXnNt0G1rgng8/Tzun6cJs5uz5+C7o6qPlxQ2eGlxkToEQDZPp/EPkRD2dX3b2JisYtzYUq1OPYyhMnYy3kSvdBTLvRyQjR0JG1uWX3owSu02PEy4MEcz4SYTBgAgpcCPT6dw3HctKH9zNKZqVzaYhVtHzpKPSGprNvo/72yvUwzIC0=;5:/zwiSLw8P63rLJ/rL4bnxuU3jGiChBsLui9THUbw4Of6qgKghDhw+JViGTkfQlw0o3fRzAPNsIGj8NqaY39zxyLL2bKXzDxvoLtS/ZZ8ed9OAlaUXjc+Pxp2C63yaFpNwGvSY2lUM4GxbHficK2DQM2aBaIEa0/l4LGXIt/pIgk=;7:iDf40WIRLXN5ELCQfdQJyK5gSSXqSWKxprRx4YOgik7gtTZkU6kqcY5EFrDCxhkhbYEexu8yeG0KMVslBN9j/UfY+0RnpN03yLqHxw8UhRsKkxgSMT/obfcmeVrfgQ9sd3Yd20c/QmXoGkuAokc7bL4y4gLVPfUXsXSDkmspNYKg+2ZeIOIDKICwsNEPHLlsnQxKljaaKGqfaZ/1D2APr35gFpatZWOllkbuOGxauT1sQr6jFKYuE4luubFau/0k SpamDiagnosticOutput: 1:99 SpamDiagnosticMetadata: NSPM X-OriginatorOrg: analog.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 18 Oct 2018 11:05:29.8275 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: bbdae0b0-836d-4da7-d808-08d634e99dd2 X-MS-Exchange-CrossTenant-Id: eaa689b4-8f87-40e0-9c6f-7228de4d754a X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=eaa689b4-8f87-40e0-9c6f-7228de4d754a;Ip=[137.71.25.55];Helo=[nwd2mta1.analog.com] X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: DM2PR03MB558 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The ad7124-4 and ad7124-8 are a family of 4 and 8 channel sigma-delta ADCs with 24-bit precision and reference. Three power modes are available which in turn affect the output data rate: * Full power: 9.38 SPS to 19,200 SPS * Mid power: 2.34 SPS to 4800 SPS * Low power: 1.17 SPS to 2400 SPS The ad7124-4 can be configured to have four differential inputs, while ad7124-8 can have 8. Moreover, ad7124 also supports per channel configuration. Each configuration consists of gain, reference source, output data rate and bipolar/unipolar configuration. Datasheets: Link: http://www.analog.com/media/en/technical-documentation/data-sheets/AD7124-4.pdf Link: http://www.analog.com/media/en/technical-documentation/data-sheets/ad7124-8.pdf Signed-off-by: Stefan Popa --- MAINTAINERS | 7 + drivers/iio/adc/Kconfig | 11 + drivers/iio/adc/Makefile | 1 + drivers/iio/adc/ad7124.c | 655 +++++++++++++++++++++++++++++++++++++++++++++++ 4 files changed, 674 insertions(+) create mode 100644 drivers/iio/adc/ad7124.c diff --git a/MAINTAINERS b/MAINTAINERS index f642044..3a1bfcb 100644 --- a/MAINTAINERS +++ b/MAINTAINERS @@ -839,6 +839,13 @@ S: Supported F: drivers/iio/dac/ad5758.c F: Documentation/devicetree/bindings/iio/dac/ad5758.txt +ANALOG DEVICES INC AD7124 DRIVER +M: Stefan Popa +L: linux-iio@vger.kernel.org +W: http://ez.analog.com/community/linux-device-drivers +S: Supported +F: drivers/iio/adc/ad7124.c + ANALOG DEVICES INC AD9389B DRIVER M: Hans Verkuil L: linux-media@vger.kernel.org diff --git a/drivers/iio/adc/Kconfig b/drivers/iio/adc/Kconfig index a52fea8..148a10f 100644 --- a/drivers/iio/adc/Kconfig +++ b/drivers/iio/adc/Kconfig @@ -10,6 +10,17 @@ config AD_SIGMA_DELTA select IIO_BUFFER select IIO_TRIGGERED_BUFFER +config AD7124 + tristate "Analog Devices AD7124 and similar sigma-delta ADCs driver" + depends on SPI_MASTER + select AD_SIGMA_DELTA + help + Say yes here to build support for Analog Devices AD7124-4 and AD7124-8 + SPI analog to digital converters (ADC). + + To compile this driver as a module, choose M here: the module will be + called ad7124. + config AD7266 tristate "Analog Devices AD7265/AD7266 ADC driver" depends on SPI_MASTER diff --git a/drivers/iio/adc/Makefile b/drivers/iio/adc/Makefile index a6e6a0b..76168b2 100644 --- a/drivers/iio/adc/Makefile +++ b/drivers/iio/adc/Makefile @@ -5,6 +5,7 @@ # When adding new entries keep the list in alphabetical order obj-$(CONFIG_AD_SIGMA_DELTA) += ad_sigma_delta.o +obj-$(CONFIG_AD7124) += ad7124.o obj-$(CONFIG_AD7266) += ad7266.o obj-$(CONFIG_AD7291) += ad7291.o obj-$(CONFIG_AD7298) += ad7298.o diff --git a/drivers/iio/adc/ad7124.c b/drivers/iio/adc/ad7124.c new file mode 100644 index 0000000..c6d9798 --- /dev/null +++ b/drivers/iio/adc/ad7124.c @@ -0,0 +1,655 @@ +// SPDX-License-Identifier: GPL-2.0+ +/* + * AD7124 SPI ADC driver + * + * Copyright 2018 Analog Devices Inc. + */ +#include +#include +#include +#include +#include +#include +#include +#include +#include + +#include +#include +#include + +/* AD7124 registers */ +#define AD7124_COMMS 0x00 +#define AD7124_STATUS 0x00 +#define AD7124_ADC_CONTROL 0x01 +#define AD7124_DATA 0x02 +#define AD7124_IO_CONTROL_1 0x03 +#define AD7124_IO_CONTROL_2 0x04 +#define AD7124_ID 0x05 +#define AD7124_ERROR 0x06 +#define AD7124_ERROR_EN 0x07 +#define AD7124_MCLK_COUNT 0x08 +#define AD7124_CHANNEL(x) (0x09 + (x)) +#define AD7124_CONFIG(x) (0x19 + (x)) +#define AD7124_FILTER(x) (0x21 + (x)) +#define AD7124_OFFSET(x) (0x29 + (x)) +#define AD7124_GAIN(x) (0x31 + (x)) + +/* AD7124_STATUS */ +#define AD7124_STATUS_POR_FLAG_MSK BIT(4) + +/* AD7124_ADC_CONTROL */ +#define AD7124_ADC_CTRL_PWR_MSK GENMASK(7, 6) +#define AD7124_ADC_CTRL_PWR(x) FIELD_PREP(AD7124_ADC_CTRL_PWR_MSK, x) +#define AD7124_ADC_CTRL_MODE_MSK GENMASK(5, 2) +#define AD7124_ADC_CTRL_MODE(x) FIELD_PREP(AD7124_ADC_CTRL_MODE_MSK, x) + +/* AD7124_CHANNEL_X */ +#define AD7124_CHANNEL_EN_MSK BIT(15) +#define AD7124_CHANNEL_EN(x) FIELD_PREP(AD7124_CHANNEL_EN_MSK, x) +#define AD7124_CHANNEL_SETUP_MSK GENMASK(14, 12) +#define AD7124_CHANNEL_SETUP(x) FIELD_PREP(AD7124_CHANNEL_SETUP_MSK, x) +#define AD7124_CHANNEL_AINP_MSK GENMASK(9, 5) +#define AD7124_CHANNEL_AINP(x) FIELD_PREP(AD7124_CHANNEL_AINP_MSK, x) +#define AD7124_CHANNEL_AINM_MSK GENMASK(4, 0) +#define AD7124_CHANNEL_AINM(x) FIELD_PREP(AD7124_CHANNEL_AINM_MSK, x) + +/* AD7124_CONFIG_X */ +#define AD7124_CONFIG_BIPOLAR_MSK BIT(11) +#define AD7124_CONFIG_BIPOLAR(x) FIELD_PREP(AD7124_CONFIG_BIPOLAR_MSK, x) +#define AD7124_CONFIG_REF_SEL_MSK GENMASK(4, 3) +#define AD7124_CONFIG_REF_SEL(x) FIELD_PREP(AD7124_CONFIG_REF_SEL_MSK, x) +#define AD7124_CONFIG_PGA_MSK GENMASK(2, 0) +#define AD7124_CONFIG_PGA(x) FIELD_PREP(AD7124_CONFIG_PGA_MSK, x) + +/* AD7124_FILTER_X */ +#define AD7124_FILTER_FS_MSK GENMASK(10, 0) +#define AD7124_FILTER_FS(x) FIELD_PREP(AD7124_FILTER_FS_MSK, x) + +enum ad7124_ids { + ID_AD7124_4, + ID_AD7124_8, +}; + +enum ad7124_ref_sel { + AD7124_REFIN1, + AD7124_REFIN2, + AD7124_INT_REF, + AD7124_AVDD_REF, +}; + +enum ad7124_power_mode { + AD7124_LOW_POWER, + AD7124_MID_POWER, + AD7124_FULL_POWER, +}; + +static const unsigned int ad7124_gain[8] = { + 1, 2, 4, 8, 16, 32, 64, 128 +}; + +static const int ad7124_master_clk_freq_hz[3] = { + [AD7124_LOW_POWER] = 76800, + [AD7124_MID_POWER] = 153600, + [AD7124_FULL_POWER] = 614400, +}; + +static const char * const ad7124_ref_names[] = { + [AD7124_REFIN1] = "refin1", + [AD7124_REFIN2] = "refin2", + [AD7124_INT_REF] = "int", + [AD7124_AVDD_REF] = "avdd", +}; + +struct ad7124_chip_info { + unsigned int num_inputs; +}; + +struct ad7124_channel_config { + enum ad7124_ref_sel refsel; + bool bipolar; + unsigned int ain; + unsigned int vref_mv; + unsigned int pga_bits; + unsigned int odr; +}; + +struct ad7124_state { + const struct ad7124_chip_info *chip_info; + struct ad_sigma_delta sd; + struct ad7124_channel_config channel_config[4]; + struct regulator *vref[4]; + struct clk *mclk; + unsigned int adc_control; + unsigned int num_channels; +}; + +static const struct iio_chan_spec ad7124_channel_template = { + .type = IIO_VOLTAGE, + .indexed = 1, + .differential = 1, + .channel = 0, + .address = 0, + .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | + BIT(IIO_CHAN_INFO_SCALE) | + BIT(IIO_CHAN_INFO_OFFSET) | + BIT(IIO_CHAN_INFO_SAMP_FREQ), + .scan_index = 0, + .scan_type = { + .sign = 'u', + .realbits = 24, + .storagebits = 32, + .shift = 0, + }, +}; + +static struct ad7124_chip_info ad7124_chip_info_tbl[] = { + [ID_AD7124_4] = { + .num_inputs = 8, + }, + [ID_AD7124_8] = { + .num_inputs = 16, + }, +}; + +static int ad7124_find_closest_match(const int *array, + unsigned int size, int val) +{ + int i; + + for (i = 0; i < size; i++) { + if (val <= array[i]) + return i; + } + + return size - 1; +} + +static int ad7124_spi_write_mask(struct ad7124_state *st, + unsigned int addr, + unsigned long mask, + unsigned int val, + unsigned int bytes) +{ + unsigned int readval; + int ret; + + ret = ad_sd_read_reg(&st->sd, addr, bytes, &readval); + if (ret < 0) + return ret; + + readval &= ~mask; + readval |= val; + + return ad_sd_write_reg(&st->sd, addr, bytes, readval); +} + +static int ad7124_set_mode(struct ad_sigma_delta *sd, + enum ad_sigma_delta_mode mode) +{ + struct ad7124_state *st = container_of(sd, struct ad7124_state, sd); + + st->adc_control &= ~AD7124_ADC_CTRL_MODE_MSK; + st->adc_control |= AD7124_ADC_CTRL_MODE(mode); + + return ad_sd_write_reg(&st->sd, AD7124_ADC_CONTROL, 2, st->adc_control); +} + +static int ad7124_set_channel(struct ad_sigma_delta *sd, unsigned int channel) +{ + struct ad7124_state *st = container_of(sd, struct ad7124_state, sd); + unsigned int val; + + val = st->channel_config[channel].ain | AD7124_CHANNEL_EN(1) | + AD7124_CHANNEL_SETUP(channel); + + return ad_sd_write_reg(&st->sd, AD7124_CHANNEL(channel), 2, val); +} + +static const struct ad_sigma_delta_info ad7124_sigma_delta_info = { + .set_channel = ad7124_set_channel, + .set_mode = ad7124_set_mode, + .has_registers = true, + .addr_shift = 0, + .read_mask = BIT(6), + .data_reg = AD7124_DATA, +}; + +static int ad7124_set_channel_odr(struct ad7124_state *st, + unsigned int channel, + unsigned int odr) +{ + unsigned int fclk, odr_sel_bits; + int ret; + + fclk = clk_get_rate(st->mclk); + /* + * FS[10:0] = fCLK / (fADC x 32) where: + * fADC is the output data rate + * fCLK is the master clock frequency + * FS[10:0] are the bits in the filter register + * FS[10:0] can have a value from 1 to 2047 + */ + odr_sel_bits = DIV_ROUND_CLOSEST(fclk, odr * 32); + if (odr_sel_bits < 1) + odr_sel_bits = 1; + else if (odr_sel_bits > 2047) + odr_sel_bits = 2047; + + ret = ad7124_spi_write_mask(st, AD7124_FILTER(channel), + AD7124_FILTER_FS_MSK, + AD7124_FILTER_FS(odr_sel_bits), 3); + if (ret < 0) + return ret; + /* fADC = fCLK / (FS[10:0] x 32) */ + st->channel_config[channel].odr = + DIV_ROUND_CLOSEST(fclk, odr_sel_bits * 32); + + return 0; +} + +static int ad7124_read_raw(struct iio_dev *indio_dev, + struct iio_chan_spec const *chan, + int *val, int *val2, long info) +{ + struct ad7124_state *st = iio_priv(indio_dev); + int idx, ret; + + switch (info) { + case IIO_CHAN_INFO_RAW: + ret = ad_sigma_delta_single_conversion(indio_dev, chan, val); + if (ret < 0) + return ret; + + /* After the conversion is performed, disable the channel */ + ret = ad_sd_write_reg(&st->sd, + AD7124_CHANNEL(chan->address), 2, + st->channel_config[chan->address].ain | + AD7124_CHANNEL_EN(0)); + if (ret < 0) + return ret; + + return IIO_VAL_INT; + case IIO_CHAN_INFO_SCALE: + idx = st->channel_config[chan->address].pga_bits; + *val = st->channel_config[chan->address].vref_mv / + ad7124_gain[idx]; + if (st->channel_config[chan->address].bipolar) + *val2 = chan->scan_type.realbits - 1; + else + *val2 = chan->scan_type.realbits; + + return IIO_VAL_FRACTIONAL_LOG2; + case IIO_CHAN_INFO_OFFSET: + if (st->channel_config[chan->address].bipolar) { + /* Code = 2^(n − 1) × ((Ain × Gain / Vref) + 1) */ + idx = st->channel_config[chan->address].pga_bits; + *val = -(st->channel_config[chan->address].vref_mv / + ad7124_gain[idx]); + } else { + *val = 0; + } + + return IIO_VAL_INT; + case IIO_CHAN_INFO_SAMP_FREQ: + *val = st->channel_config[chan->address].odr; + + return IIO_VAL_INT; + default: + return -EINVAL; + } +} + +static int ad7124_write_raw(struct iio_dev *indio_dev, + struct iio_chan_spec const *chan, + int val, int val2, long info) +{ + struct ad7124_state *st = iio_priv(indio_dev); + + switch (info) { + case IIO_CHAN_INFO_SAMP_FREQ: + return ad7124_set_channel_odr(st, chan->address, val); + default: + return -EINVAL; + } +} + +static const struct iio_info ad7124_info = { + .read_raw = ad7124_read_raw, + .write_raw = ad7124_write_raw, +}; + +static int ad7124_soft_reset(struct ad7124_state *st) +{ + unsigned int readval, timeout; + int ret; + + ret = ad_sd_reset(&st->sd, 64); + if (ret < 0) + return ret; + + timeout = 100; + do { + ret = ad_sd_read_reg(&st->sd, AD7124_STATUS, 1, &readval); + if (ret < 0) + return ret; + + if (!(readval & AD7124_STATUS_POR_FLAG_MSK)) + return 0; + + /* The AD7124 requires typically 2ms to power up and settle */ + usleep_range(100, 2000); + } while (--timeout); + + dev_err(&st->sd.spi->dev, "Soft reset failed\n"); + + return -EIO; +} + +static int ad7124_init_channel_vref(struct ad7124_state *st, + unsigned int channel_number) +{ + unsigned int refsel = st->channel_config[channel_number].refsel; + + switch (refsel) { + case AD7124_REFIN1: + case AD7124_REFIN2: + case AD7124_AVDD_REF: + if (IS_ERR(st->vref[refsel])) { + dev_err(&st->sd.spi->dev, + "Error, trying to use external voltage reference without a %s regulator.", + ad7124_ref_names[refsel]); + return PTR_ERR(st->vref[refsel]); + } + st->channel_config[channel_number].vref_mv = + regulator_get_voltage(st->vref[refsel]); + /* Conversion from uV to mV */ + st->channel_config[channel_number].vref_mv /= 1000; + break; + case AD7124_INT_REF: + st->channel_config[channel_number].vref_mv = 2500; + break; + default: + dev_err(&st->sd.spi->dev, "Invalid reference %d\n", refsel); + return -EINVAL; + } + + return 0; +} + +static int ad7124_of_parse_channel_config(struct iio_dev *indio_dev, + struct device_node *np) +{ + struct ad7124_state *st = iio_priv(indio_dev); + struct device_node *chan_node, *child; + struct iio_chan_spec *chan; + unsigned int ain[2], channel = 0, tmp; + int ret, res; + + chan_node = of_get_child_by_name(np, "adi,channels"); + if (!chan_node) { + dev_err(indio_dev->dev.parent, + "failed to find channels node\n"); + return -ENODEV; + } + + st->num_channels = of_get_available_child_count(chan_node); + if (!st->num_channels) { + dev_err(indio_dev->dev.parent, "no channel children\n"); + return -ENODEV; + } + + chan = devm_kcalloc(indio_dev->dev.parent, st->num_channels, + sizeof(*chan), GFP_KERNEL); + if (!chan) + return -ENOMEM; + + indio_dev->channels = chan; + indio_dev->num_channels = st->num_channels; + + for_each_available_child_of_node(chan_node, child) { + ret = of_property_read_u32_array(child, "reg", ain, 2); + if (ret) + goto err; + + ret = of_property_read_u32(child, + "adi,channel-number", &channel); + if (ret) + goto err; + + if (ain[0] >= st->chip_info->num_inputs || + ain[1] >= st->chip_info->num_inputs) { + dev_err(indio_dev->dev.parent, + "Input pin number out of range.\n"); + ret = -EINVAL; + goto err; + } + st->channel_config[channel].ain = AD7124_CHANNEL_AINP(ain[0]) | + AD7124_CHANNEL_AINM(ain[1]); + st->channel_config[channel].bipolar = + of_property_read_bool(child, "adi,bipolar"); + + ret = of_property_read_u32(child, "adi,reference-select", &tmp); + if (ret) + st->channel_config[channel].refsel = AD7124_INT_REF; + else + st->channel_config[channel].refsel = tmp; + + ret = of_property_read_u32(child, "adi,gain", &tmp); + if (ret) { + st->channel_config[channel].pga_bits = 0; + } else { + res = ad7124_find_closest_match(ad7124_gain, + ARRAY_SIZE(ad7124_gain), tmp); + st->channel_config[channel].pga_bits = res; + } + + ret = of_property_read_u32(child, "adi,odr-hz", &tmp); + if (ret) + /* + * 9 SPS is the minimum output data rate supported + * regardless of the selected power mode. + */ + st->channel_config[channel].odr = 9; + else + st->channel_config[channel].odr = tmp; + + *chan = ad7124_channel_template; + chan->address = channel; + chan->scan_index = channel; + chan->channel = ain[0]; + chan->channel2 = ain[1]; + + chan++; + } + of_node_put(chan_node); + + return 0; +err: + of_node_put(chan_node); + of_node_put(child); + + return ret; +} + +static int ad7124_setup(struct ad7124_state *st) +{ + unsigned int val, fclk, power_mode; + int i, ret; + + fclk = clk_get_rate(st->mclk); + if (!fclk) + return -EINVAL; + + /* The power mode changes the master clock frequency */ + power_mode = ad7124_find_closest_match(ad7124_master_clk_freq_hz, + ARRAY_SIZE(ad7124_master_clk_freq_hz), + fclk); + if (fclk != ad7124_master_clk_freq_hz[power_mode]) { + ret = clk_set_rate(st->mclk, fclk); + if (ret) + return ret; + } + + /* Set the power mode */ + st->adc_control &= ~AD7124_ADC_CTRL_PWR_MSK; + st->adc_control |= AD7124_ADC_CTRL_PWR(power_mode); + ret = ad_sd_write_reg(&st->sd, AD7124_ADC_CONTROL, 2, st->adc_control); + if (ret < 0) + return ret; + + for (i = 0; i < st->num_channels; i++) { + val = st->channel_config[i].ain | AD7124_CHANNEL_SETUP(i); + ret = ad_sd_write_reg(&st->sd, AD7124_CHANNEL(i), 2, val); + if (ret < 0) + return ret; + + ret = ad7124_init_channel_vref(st, i); + if (ret < 0) + return ret; + + val = AD7124_CONFIG_BIPOLAR(st->channel_config[i].bipolar) | + AD7124_CONFIG_REF_SEL(st->channel_config[i].refsel) | + AD7124_CONFIG_PGA(st->channel_config[i].pga_bits); + ret = ad_sd_write_reg(&st->sd, AD7124_CONFIG(i), 2, val); + if (ret < 0) + return ret; + + ret = ad7124_set_channel_odr(st, i, st->channel_config[i].odr); + if (ret < 0) + return ret; + } + + return ret; +} + +static int ad7124_probe(struct spi_device *spi) +{ + const struct spi_device_id *id; + struct ad7124_state *st; + struct iio_dev *indio_dev; + int i, ret; + + indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st)); + if (!indio_dev) + return -ENOMEM; + + st = iio_priv(indio_dev); + + id = spi_get_device_id(spi); + st->chip_info = &ad7124_chip_info_tbl[id->driver_data]; + + ad_sd_init(&st->sd, indio_dev, spi, &ad7124_sigma_delta_info); + + spi_set_drvdata(spi, indio_dev); + + indio_dev->dev.parent = &spi->dev; + indio_dev->name = spi_get_device_id(spi)->name; + indio_dev->modes = INDIO_DIRECT_MODE; + indio_dev->info = &ad7124_info; + + ret = ad7124_of_parse_channel_config(indio_dev, spi->dev.of_node); + if (ret < 0) + return ret; + + for (i = 0; i < ARRAY_SIZE(st->vref); i++) { + if (i != AD7124_INT_REF) + st->vref[i] = devm_regulator_get_optional(&spi->dev, + ad7124_ref_names[i]); + if (IS_ERR_OR_NULL(st->vref[i])) + continue; + + ret = regulator_enable(st->vref[i]); + if (ret) + return ret; + } + + st->mclk = devm_clk_get(&spi->dev, "mclk"); + if (IS_ERR(st->mclk)) { + ret = PTR_ERR(st->mclk); + goto error_regulator_disable; + } + + ret = clk_prepare_enable(st->mclk); + if (ret < 0) + goto error_regulator_disable; + + ret = ad7124_soft_reset(st); + if (ret < 0) + goto error_clk_disable_unprepare; + + ret = ad7124_setup(st); + if (ret < 0) + goto error_clk_disable_unprepare; + + ret = ad_sd_setup_buffer_and_trigger(indio_dev); + if (ret < 0) + goto error_clk_disable_unprepare; + + ret = iio_device_register(indio_dev); + if (ret < 0) { + dev_err(&spi->dev, "Failed to register iio device\n"); + goto error_remove_trigger; + } + + return 0; + +error_remove_trigger: + ad_sd_cleanup_buffer_and_trigger(indio_dev); +error_clk_disable_unprepare: + clk_disable_unprepare(st->mclk); +error_regulator_disable: + for (i = ARRAY_SIZE(st->vref) - 1; i >= 0; i--) { + if (!IS_ERR_OR_NULL(st->vref[i])) + regulator_disable(st->vref[i]); + } + + return ret; +} + +static int ad7124_remove(struct spi_device *spi) +{ + struct iio_dev *indio_dev = spi_get_drvdata(spi); + struct ad7124_state *st = iio_priv(indio_dev); + int i; + + iio_device_unregister(indio_dev); + ad_sd_cleanup_buffer_and_trigger(indio_dev); + clk_disable_unprepare(st->mclk); + + for (i = ARRAY_SIZE(st->vref) - 1; i >= 0; i--) { + if (!IS_ERR_OR_NULL(st->vref[i])) + regulator_disable(st->vref[i]); + } + + return 0; +} + +static const struct spi_device_id ad7124_id_table[] = { + { "ad7124-4", ID_AD7124_4 }, + { "ad7124-8", ID_AD7124_8 }, + {} +}; +MODULE_DEVICE_TABLE(spi, ad7124_id_table); + +static const struct of_device_id ad7124_of_match[] = { + { .compatible = "adi,ad7124-4" }, + { .compatible = "adi,ad7124-8" }, + { }, +}; +MODULE_DEVICE_TABLE(of, ad7124_of_match); + +static struct spi_driver ad71124_driver = { + .driver = { + .name = "ad7124", + .of_match_table = ad7124_of_match, + }, + .probe = ad7124_probe, + .remove = ad7124_remove, + .id_table = ad7124_id_table, +}; +module_spi_driver(ad71124_driver); + +MODULE_AUTHOR("Stefan Popa "); +MODULE_DESCRIPTION("Analog Devices AD7124 SPI driver"); +MODULE_LICENSE("GPL"); -- 2.7.4