Received: by 2002:ac0:a582:0:0:0:0:0 with SMTP id m2-v6csp2831723imm; Thu, 18 Oct 2018 23:56:25 -0700 (PDT) X-Google-Smtp-Source: ACcGV63HHpadkXVmMBoUc+T1VVbRE4pV88ZHbdJSTZwDO6wZmtEeRCH2OlaVR62L6Geol3stnsUl X-Received: by 2002:a62:3245:: with SMTP id y66-v6mr24374299pfy.72.1539932185223; Thu, 18 Oct 2018 23:56:25 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1539932185; cv=none; d=google.com; s=arc-20160816; b=Lfsz4H97HSUuraA+dBomV8PGtH3DwJNKvf9SWsKcVz4XnsuqS4QKYbh+RveF0xROWG 0NLqs4Nj4CA0jrpJ3lx6YY6Saf8t+JLqI0h7PZq4I05cIqhkSENAFmJbWwdXjVhGruWD HF4dI7qLyqYWEvs5hyoeHW+K9hrdpZ96l7d3GYByeki0il74Mr72aQKLS72CGdtIh11W AxSY0J8DjUb2SUcS9iXqHmvac1KvtGTmIFpbIFLt9/V5iYLaoo+4GtB3aIlvW2A76+cg Qk3etss3X5xbCvHG6lzrzLESMnuBxZAaUsyqD3Z9lfpTvr5sY8OciJnNoAJfTpBV6JOm tvQA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:date:cc:to:subject:from:references :in-reply-to:message-id; bh=Y96+HDfIorPLFHfGdLmffS8HBTRLSTCJWOdVn0rggJ8=; b=sxyScrFUUdiagZK1h4bXpKFUwxOcIhzsvC3n0nIo3jkH1h9gZZWkVuMpvpfjpQw63l AYeowGPS8z+r3raOxFA9XK0V4t6eMQ6+lBjGYXIB0xNlZASewz+TwNv5y15l9UDtIvfW Lmz+jBM0kVVcZ4ZbZ3QknsTqnbI12NRNSWru2E+d+Te6xCisLRgZRn/nBXmlqzUz4PbQ o50ifEayZoRHD88lPnnO+uF9qu8Z1e5/ilDYOxTZpjxkvtJ/t3JYGkoHfHkUKXUwsZM8 TGEqXiCZlVzXLB7hLPmP1+X0TC+5tY/o1evM7O/HnT2uy0GB2oYFBTsDWCu1vuh/ma9N reNA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id p15-v6si23853839pgf.224.2018.10.18.23.56.10; Thu, 18 Oct 2018 23:56:25 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727640AbeJSPAT (ORCPT + 99 others); Fri, 19 Oct 2018 11:00:19 -0400 Received: from pegase1.c-s.fr ([93.17.236.30]:40054 "EHLO pegase1.c-s.fr" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727610AbeJSPAS (ORCPT ); Fri, 19 Oct 2018 11:00:18 -0400 Received: from localhost (mailhub1-int [192.168.12.234]) by localhost (Postfix) with ESMTP id 42bxWS0w8Wz9ttFY; Fri, 19 Oct 2018 08:55:32 +0200 (CEST) X-Virus-Scanned: Debian amavisd-new at c-s.fr Received: from pegase1.c-s.fr ([192.168.12.234]) by localhost (pegase1.c-s.fr [192.168.12.234]) (amavisd-new, port 10024) with ESMTP id sELrb-9WrBYd; Fri, 19 Oct 2018 08:55:32 +0200 (CEST) Received: from messagerie.si.c-s.fr (messagerie.si.c-s.fr [192.168.25.192]) by pegase1.c-s.fr (Postfix) with ESMTP id 42bxWR6n4mz9ttFM; Fri, 19 Oct 2018 08:55:31 +0200 (CEST) Received: from localhost (localhost [127.0.0.1]) by messagerie.si.c-s.fr (Postfix) with ESMTP id 2BBD58B8DF; Fri, 19 Oct 2018 08:55:33 +0200 (CEST) X-Virus-Scanned: amavisd-new at c-s.fr Received: from messagerie.si.c-s.fr ([127.0.0.1]) by localhost (messagerie.si.c-s.fr [127.0.0.1]) (amavisd-new, port 10023) with ESMTP id O2c4tmC1pPrD; Fri, 19 Oct 2018 08:55:33 +0200 (CEST) Received: from pc13168vm.idsi0.si.c-s.fr (po15451.idsi0.si.c-s.fr [172.25.231.2]) by messagerie.si.c-s.fr (Postfix) with ESMTP id 09C0C8B75B; Fri, 19 Oct 2018 08:55:33 +0200 (CEST) Received: by pc13168vm.idsi0.si.c-s.fr (Postfix, from userid 0) id B96956F496; Fri, 19 Oct 2018 06:55:32 +0000 (UTC) Message-Id: In-Reply-To: References: From: Christophe Leroy Subject: [PATCH v6 20/20] powerpc/mm: reintroduce 16K pages with HW assistance on 8xx To: Benjamin Herrenschmidt , Paul Mackerras , Michael Ellerman Cc: linux-kernel@vger.kernel.org, linuxppc-dev@lists.ozlabs.org Date: Fri, 19 Oct 2018 06:55:32 +0000 (UTC) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Using this HW assistance implies some constraints on the page table structure: - Regardless of the main page size used (4k or 16k), the level 1 table (PGD) contains 1024 entries and each PGD entry covers a 4Mbytes area which is managed by a level 2 table (PTE) containing also 1024 entries each describing a 4k page. - 16k pages require 4 identifical entries in the L2 table - 512k pages PTE have to be spread every 128 bytes in the L2 table - 8M pages PTE are at the address pointed by the L1 entry and each 8M page require 2 identical entries in the PGD. In order to use hardware assistance with 16K pages, this patch does the following modifications: - Make PGD size independent of the main page size - In 16k pages mode, redefine pte_t as a struct with 4 elements, and populate those 4 elements in __set_pte_at() and pte_update() - Adapt the size of the hugepage tables. Signed-off-by: Christophe Leroy --- arch/powerpc/Kconfig | 2 +- arch/powerpc/include/asm/nohash/32/pgtable.h | 18 +++++++++++++++++- arch/powerpc/include/asm/nohash/pgtable.h | 4 ++++ arch/powerpc/include/asm/pgtable-types.h | 4 ++++ 4 files changed, 26 insertions(+), 2 deletions(-) diff --git a/arch/powerpc/Kconfig b/arch/powerpc/Kconfig index 287befcf37ab..3d008115fe18 100644 --- a/arch/powerpc/Kconfig +++ b/arch/powerpc/Kconfig @@ -690,7 +690,7 @@ config PPC_4K_PAGES config PPC_16K_PAGES bool "16k page size" - depends on 44x + depends on 44x || PPC_8xx config PPC_64K_PAGES bool "64k page size" diff --git a/arch/powerpc/include/asm/nohash/32/pgtable.h b/arch/powerpc/include/asm/nohash/32/pgtable.h index c33fbbb7ce82..19941fb8d690 100644 --- a/arch/powerpc/include/asm/nohash/32/pgtable.h +++ b/arch/powerpc/include/asm/nohash/32/pgtable.h @@ -19,9 +19,15 @@ extern int icache_44x_need_flush; #endif /* __ASSEMBLY__ */ +#if defined(CONFIG_PPC_8xx) && defined(CONFIG_PPC_16K_PAGES) +#define PTE_INDEX_SIZE (PTE_SHIFT - 2) +#define PTE_FRAG_NR 4 +#define PTE_FRAG_SIZE_SHIFT 12 +#else #define PTE_INDEX_SIZE PTE_SHIFT #define PTE_FRAG_NR 1 #define PTE_FRAG_SIZE_SHIFT PAGE_SHIFT +#endif #define PTE_FRAG_SIZE (1UL << PTE_FRAG_SIZE_SHIFT) #define PMD_INDEX_SIZE 0 @@ -52,7 +58,11 @@ extern int icache_44x_need_flush; * -Matt */ /* PGDIR_SHIFT determines what a top-level page table entry can map */ +#ifdef CONFIG_PPC_8xx +#define PGDIR_SHIFT 22 +#else #define PGDIR_SHIFT (PAGE_SHIFT + PTE_INDEX_SIZE) +#endif #define PGDIR_SIZE (1UL << PGDIR_SHIFT) #define PGDIR_MASK (~(PGDIR_SIZE-1)) @@ -236,7 +246,13 @@ static inline unsigned long pte_update(pte_t *p, : "cc" ); #else /* PTE_ATOMIC_UPDATES */ unsigned long old = pte_val(*p); - *p = __pte((old & ~clr) | set); + unsigned long new = (old & ~clr) | set; + +#if defined(CONFIG_PPC_8xx) && defined(CONFIG_PPC_16K_PAGES) + p->pte = p->pte1 = p->pte2 = p->pte3 = new; +#else + *p = __pte(new); +#endif #endif /* !PTE_ATOMIC_UPDATES */ #ifdef CONFIG_44x diff --git a/arch/powerpc/include/asm/nohash/pgtable.h b/arch/powerpc/include/asm/nohash/pgtable.h index 70ff23974b59..1ca1c1864b32 100644 --- a/arch/powerpc/include/asm/nohash/pgtable.h +++ b/arch/powerpc/include/asm/nohash/pgtable.h @@ -209,7 +209,11 @@ static inline void __set_pte_at(struct mm_struct *mm, unsigned long addr, /* Anything else just stores the PTE normally. That covers all 64-bit * cases, and 32-bit non-hash with 32-bit PTEs. */ +#if defined(CONFIG_PPC_8xx) && defined(CONFIG_PPC_16K_PAGES) + ptep->pte = ptep->pte1 = ptep->pte2 = ptep->pte3 = pte_val(pte); +#else *ptep = pte; +#endif /* * With hardware tablewalk, a sync is needed to ensure that diff --git a/arch/powerpc/include/asm/pgtable-types.h b/arch/powerpc/include/asm/pgtable-types.h index eccb30b38b47..3b0edf041b2e 100644 --- a/arch/powerpc/include/asm/pgtable-types.h +++ b/arch/powerpc/include/asm/pgtable-types.h @@ -3,7 +3,11 @@ #define _ASM_POWERPC_PGTABLE_TYPES_H /* PTE level */ +#if defined(CONFIG_PPC_8xx) && defined(CONFIG_PPC_16K_PAGES) +typedef struct { pte_basic_t pte, pte1, pte2, pte3; } pte_t; +#else typedef struct { pte_basic_t pte; } pte_t; +#endif #define __pte(x) ((pte_t) { (x) }) static inline pte_basic_t pte_val(pte_t x) { -- 2.13.3