Received: by 2002:ac0:aa62:0:0:0:0:0 with SMTP id w31-v6csp308317ima; Wed, 24 Oct 2018 01:24:14 -0700 (PDT) X-Google-Smtp-Source: AJdET5ekm7GPPZiHlM9r4WzWg+MT6q3n9yDhqkz5+Hr2Poop8hS69jHVN8PZ07DkiQeUzt9NC9/q X-Received: by 2002:a17:902:7142:: with SMTP id u2-v6mr1651577plm.154.1540369454750; Wed, 24 Oct 2018 01:24:14 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1540369454; cv=none; d=google.com; s=arc-20160816; b=r/M90l1dB2P0goiHRybdfThDhoHHsbWGT/QyglLkpAdJk2rjTPCU8uW4Y8QE532Kwl 7DXg++xzvY3rNoG34CU5PFm2nRuh0oi99wJ/pMKjrlDZjus+LPe+0jID2m8fJooX/fJQ 3Hh5Ng0x8oK/awcoiYnahAOPBfqfIIhhA4ZWa/qiDmo3g3zj+SVgjrioUJTsP4gZfytA SlOisvFf1P7hG52k22P8MCmKwqXFdBvNRt2Gn1u0mX2jZafMEc5U12tHHC6nldCk5QTe yNsu7nO2/e0s/PWqH2sMyI8ai1GwTRqJDAZwubeNBkbrIhcAmPV6w63A+nh9hJn9m033 Ecuw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from; bh=rw+MleJ0V+saq6F+pn2HILGXqUrqq2OdfYnM+E3tJ+U=; b=uM9+de+D83hT6tF1EUpmMZjFQkwhUxr9+u621TzIOoeUOj1Wrf0jBnlpsEAOhrCzo7 qdWdPgdQCeXhRGY/nKD37I4RQBKLyiUdS2sjloWWOEMoALpzNulaomwai9JCFDPr5auA M+tpt7pMKp9rhcspaL+0bXz+sz7nKsISvyBlXd1MUNr8OuXu76sRdQ4ZByN/s/eGIOlj iTQ2Ef8K9bfdI1IIcWLQpvFyl1T1WM/+LhohHLjNDSJ/UR0TuBi2QrIIiwVp7/2xm5t8 7m111O6+DLLv/Of+WEUvH/99WpHSWLybs6Iuh4vGfHodGyWhhG0XJjKxtbX2xqeNCzec xOvA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id b4-v6si4102915pfg.90.2018.10.24.01.23.59; Wed, 24 Oct 2018 01:24:14 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727580AbeJXQeA (ORCPT + 99 others); Wed, 24 Oct 2018 12:34:00 -0400 Received: from mga06.intel.com ([134.134.136.31]:43258 "EHLO mga06.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726732AbeJXQd7 (ORCPT ); Wed, 24 Oct 2018 12:33:59 -0400 X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from fmsmga005.fm.intel.com ([10.253.24.32]) by orsmga104.jf.intel.com with ESMTP/TLS/DHE-RSA-AES256-GCM-SHA384; 24 Oct 2018 01:06:57 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.54,419,1534834800"; d="scan'208";a="273987146" Received: from skx-d.bj.intel.com ([10.238.135.53]) by fmsmga005.fm.intel.com with ESMTP; 24 Oct 2018 01:06:52 -0700 From: Luwei Kang To: kvm@vger.kernel.org, x86@kernel.org Cc: tglx@linutronix.de, mingo@redhat.com, bp@alien8.de, hpa@zytor.com, pbonzini@redhat.com, rkrcmar@redhat.com, joro@8bytes.org, songliubraving@fb.com, peterz@infradead.org, alexander.shishkin@linux.intel.com, kstewart@linuxfoundation.org, gregkh@linuxfoundation.org, thomas.lendacky@amd.com, konrad.wilk@oracle.com, mattst88@gmail.com, Janakarajan.Natarajan@amd.com, dwmw@amazon.co.uk, jpoimboe@redhat.com, marcorr@google.com, ubizjak@gmail.com, sean.j.christopherson@intel.com, jmattson@google.com, linux-kernel@vger.kernel.org, Luwei Kang Subject: [PATCH v13 00/12] Intel Processor Trace virtualization enabling Date: Wed, 24 Oct 2018 16:05:04 +0800 Message-Id: <1540368316-12998-1-git-send-email-luwei.kang@intel.com> X-Mailer: git-send-email 1.8.3.1 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org >From V12 - Refine the title and description of patch 1~3. -- Thomas Gleixner - Rename the function of validate the capabilities of Intel PT. -- Thomas Gleixner - Add more description of Intel PT work mode. -- Alexander Shishkin >From V11: - In patch 3, arguments caps vs. cap is not good. Spell second one out. -- Thomas Gleixner >From V10: (This version don't have code change) - move the patch 5 in version 9 to patch 3 (reorder patch 5) -- Alexander Shishkin - refind the patch description of patch 5 (add new capability for Intel PT) -- Alexander Shishkin - CC all the maintainers, reviewers and submitters in each patch of this patch set -- Alexander Shishkin >From V9: - remove redundant initialize for "ctl_bitmask" in patch 9; - do some changes for patch's description. >From V8: - move macro definition MSR_IA32_RTIT_ADDR_RANGE from msr-index.h to intel_pt.h; - initialize the RTIT_CTL bitmask to ~0ULL. >From V7: - remove host only mode since it can be emulated by perf code; - merge patch 8 and 9 to make code and data in the same patch; - rename __pt_cap_get() to pt_cap_decode(); - other minor change. >From V6: - split pathes 1~2 to four separate patches (these patches do 2 things) and add more descriptions. >From V5: - rename the function from pt_cap_get_ex() to __pt_cap_get(); - replace the most of function from vmx_pt_supported() to "pt_mode == PT_MODE_HOST_GUEST"(or !=). >From V4: - add data check when setting the value of MSR_IA32_RTIT_CTL; - Invoke new interface to set the intercept of MSRs read/write after "MSR bitmap per-vcpu" patches. >From V3: - change default mode to SYSTEM mode; - add a new patch to move PT out of scattered features; - add a new fucntion kvm_get_pt_addr_cnt() to get the number of address ranges; - add a new function vmx_set_rtit_ctl() to set the value of guest RTIT_CTL, GUEST_IA32_RTIT_CTL and MSRs intercept. >From v2: - replace *_PT_SUPPRESS_PIP to *_PT_CONCEAL_PIP; - clean SECONDARY_EXEC_PT_USE_GPA, VM_EXIT_CLEAR_IA32_RTIT_CTL and VM_ENTRY_LOAD_IA32_RTIT_CTL in SYSTEM mode. These bits must be all set or all clean; - move processor tracing out of scattered features; - add a new function to enable/disable intercept MSRs read/write; - add all Intel PT MSRs read/write and disable intercept when PT is enabled in guest; - disable Intel PT and enable intercept MSRs when L1 guest VMXON; - performance optimization. In Host only mode. we just need to save host RTIT_CTL before vm-entry and restore host RTIT_CTL after vm-exit; In HOST_GUEST mode. we need to save and restore all MSRs only when PT has enabled in guest. - use XSAVES/XRESTORES implement context switch. Haven't implementation in this version and still in debuging. will make a separate patch work on this. >From v1: - remove guest-only mode because guest-only mode can be covered by host-guest mode; - always set "use GPA for processor tracing" in secondary execution control if it can be; - trap RTIT_CTL read/write. Forbid write this msr when VMXON in L1 hypervisor. Chao Peng (7): perf/x86/intel/pt: Move Intel PT MSRs bit defines to global header perf/x86/intel/pt: Export pt_cap_get() KVM: x86: Add Intel PT virtualization work mode KVM: x86: Add Intel Processor Trace cpuid emulation KVM: x86: Add Intel PT context switch for each vcpu KVM: x86: Implement Intel PT MSRs read/write emulation KVM: x86: Set intercept for Intel PT MSRs read/write Luwei Kang (5): perf/x86/intel/pt: Introduce intel_pt_validate_cap() perf/x86/intel/pt: Add new bit definitions for PT MSRs perf/x86/intel/pt: add new capability for Intel PT KVM: x86: Introduce a function to initialize the PT configuration KVM: x86: Disable Intel PT when VMXON in L1 guest arch/x86/events/intel/pt.c | 60 +++--- arch/x86/events/intel/pt.h | 58 ----- arch/x86/include/asm/intel_pt.h | 39 ++++ arch/x86/include/asm/kvm_host.h | 1 + arch/x86/include/asm/msr-index.h | 37 ++++ arch/x86/include/asm/vmx.h | 8 + arch/x86/kvm/cpuid.c | 22 +- arch/x86/kvm/svm.c | 6 + arch/x86/kvm/vmx.c | 446 ++++++++++++++++++++++++++++++++++++++- arch/x86/kvm/x86.c | 33 ++- 10 files changed, 620 insertions(+), 90 deletions(-) -- 1.8.3.1