Received: by 2002:ac0:aa62:0:0:0:0:0 with SMTP id w31-v6csp462485ima; Fri, 26 Oct 2018 00:53:33 -0700 (PDT) X-Google-Smtp-Source: AJdET5cejfnkHcU8wcOxSYEp6Z4MlgTB0aq29gm+VkIEbiFAczb63LaIN4FMNNJ3n6gAoskTVaT+ X-Received: by 2002:a17:902:2808:: with SMTP id e8-v6mr2387045plb.327.1540540413410; Fri, 26 Oct 2018 00:53:33 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1540540413; cv=none; d=google.com; s=arc-20160816; b=hl4Xs7+8rPLmHbQ+tlXsB+u1p/S+l3/tW1EV4/7/tTB0dgrqKrQPHRJznB/Fp1vymO Y7uy54O/7aTPScozkOvIbDze5qgJhOCNqffh2HXnOCJTEis2Vg5P8gvCBKl1JUABy0Ki 5SM8MuTkW7N4NcQg8kLmxJ5tOAiUIG2KTIZR6qD9E2AG2i38ab8zeh2VZhqk8zA1taik PMX7UPoSin0nUnhArNJaVkZFWEADXKGc7BiR80bBH5Osf4S4LHiMkLGheeuEUuncLCYd vNb7Oyc67q2zW+b4OGEhYFKBgOf4wXvek7j8Cb0/tl/nwh9APK5cld4S5N+Shvg5+VqI U3Pg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=i4XGiHfNGGA9ENQWc5ycYtKw4wB676tIE2VqHzDrR6E=; b=aX4QNDFwKUBiJJiZBpyUQgv4fke6wHQ3NEJ71tRmjeSX9kLHwkF9I5lqtwCf7cS5Sr ySWY21OCCIKXI8c+z/aYUMBskIE0ybN/ao4YPCJXp80gkLpL8PNOD3ofBZu72Fnofjjz hp+eLkha+qZwYr/xLabFhJ2UEZcP6ODRF9lbmsH0xB+4iMH4Vr8CXN05IPiFLSLvcQG+ mY4M1e654bLoUGbFy4Z73+RJArO/V4DmXVD+bwaLKtWIIGDXXvtGTCu7fe2toiYWWUoe N0nydOMBIBfIYwY/QBq48vFHDaR8HyRngE5kHFULeZSx2ZuJxTw3P/o30466CeRLBtQ1 0niA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id y1-v6si4144713pfa.47.2018.10.26.00.53.18; Fri, 26 Oct 2018 00:53:33 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726193AbeJZQ1d (ORCPT + 99 others); Fri, 26 Oct 2018 12:27:33 -0400 Received: from szxga06-in.huawei.com ([45.249.212.32]:44520 "EHLO huawei.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1725983AbeJZQ1d (ORCPT ); Fri, 26 Oct 2018 12:27:33 -0400 Received: from DGGEMS402-HUB.china.huawei.com (unknown [172.30.72.58]) by Forcepoint Email with ESMTP id A5C65416B622D; Fri, 26 Oct 2018 15:51:30 +0800 (CST) Received: from localhost (10.177.19.219) by DGGEMS402-HUB.china.huawei.com (10.3.19.202) with Microsoft SMTP Server id 14.3.408.0; Fri, 26 Oct 2018 15:51:25 +0800 From: Yang Yingliang To: , CC: , , , Subject: [PATCH v2 2/4] irqchip/mbigen: rename register marcros Date: Fri, 26 Oct 2018 15:51:18 +0800 Message-ID: <1540540280-26612-3-git-send-email-yangyingliang@huawei.com> X-Mailer: git-send-email 1.9.5.msysgit.1 In-Reply-To: <1540540280-26612-1-git-send-email-yangyingliang@huawei.com> References: <1540540280-26612-1-git-send-email-yangyingliang@huawei.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.177.19.219] X-CFilter-Loop: Reflected Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org A MBIGEN can also be used for generating SPIs, so let's rename register macros to make them more resonable. The first 64-pins of MBIGEN is used by SPIs, so rename RESERVED_IRQ_PER_MBIGEN_CHIP to SPI_NUM_PER_MBIGEN_CHIP and change the comment for this marcro. Signed-off-by: Yang Yingliang --- drivers/irqchip/irq-mbigen.c | 20 ++++++++++---------- 1 file changed, 10 insertions(+), 10 deletions(-) diff --git a/drivers/irqchip/irq-mbigen.c b/drivers/irqchip/irq-mbigen.c index 567b29c..f05998f 100644 --- a/drivers/irqchip/irq-mbigen.c +++ b/drivers/irqchip/irq-mbigen.c @@ -30,14 +30,14 @@ /* Interrupt numbers per mbigen node supported */ #define IRQS_PER_MBIGEN_NODE 128 -/* 64 irqs (Pin0-pin63) are reserved for each mbigen chip */ -#define RESERVED_IRQ_PER_MBIGEN_CHIP 64 +/* 64 irqs (Pin0-pin63) are used for SPIs on each mbigen chip */ +#define SPI_NUM_PER_MBIGEN_CHIP 64 /* The maximum IRQ pin number of mbigen chip(start from 0) */ #define MAXIMUM_IRQ_PIN_NUM 1407 /** - * In mbigen vector register + * In mbigen lpi vector register * bit[21:12]: event id value * bit[11:0]: device id */ @@ -48,7 +48,7 @@ #define MBIGEN_NODE_OFFSET 0x1000 /* offset of vector register in mbigen node */ -#define REG_MBIGEN_VEC_OFFSET 0x200 +#define REG_MBIGEN_LPI_VEC_OFFSET 0x200 /** * offset of clear register in mbigen node @@ -62,7 +62,7 @@ * This register is used to configure interrupt * trigger type */ -#define REG_MBIGEN_TYPE_OFFSET 0x0 +#define REG_MBIGEN_LPI_TYPE_OFFSET 0x0 /** * struct mbigen_device - holds the information of mbigen device. @@ -79,12 +79,12 @@ static inline unsigned int get_mbigen_vec_reg(irq_hw_number_t hwirq) { unsigned int nid, pin; - hwirq -= RESERVED_IRQ_PER_MBIGEN_CHIP; + hwirq -= SPI_NUM_PER_MBIGEN_CHIP; nid = hwirq / IRQS_PER_MBIGEN_NODE + 1; pin = hwirq % IRQS_PER_MBIGEN_NODE; return pin * 4 + nid * MBIGEN_NODE_OFFSET - + REG_MBIGEN_VEC_OFFSET; + + REG_MBIGEN_LPI_VEC_OFFSET; } static inline void get_mbigen_type_reg(irq_hw_number_t hwirq, @@ -92,7 +92,7 @@ static inline void get_mbigen_type_reg(irq_hw_number_t hwirq, { unsigned int nid, irq_ofst, ofst; - hwirq -= RESERVED_IRQ_PER_MBIGEN_CHIP; + hwirq -= SPI_NUM_PER_MBIGEN_CHIP; nid = hwirq / IRQS_PER_MBIGEN_NODE + 1; irq_ofst = hwirq % IRQS_PER_MBIGEN_NODE; @@ -100,7 +100,7 @@ static inline void get_mbigen_type_reg(irq_hw_number_t hwirq, ofst = irq_ofst / 32 * 4; *addr = ofst + nid * MBIGEN_NODE_OFFSET - + REG_MBIGEN_TYPE_OFFSET; + + REG_MBIGEN_LPI_TYPE_OFFSET; } static inline void get_mbigen_clear_reg(irq_hw_number_t hwirq, @@ -183,7 +183,7 @@ static int mbigen_domain_translate(struct irq_domain *d, return -EINVAL; if ((fwspec->param[0] > MAXIMUM_IRQ_PIN_NUM) || - (fwspec->param[0] < RESERVED_IRQ_PER_MBIGEN_CHIP)) + (fwspec->param[0] < SPI_NUM_PER_MBIGEN_CHIP)) return -EINVAL; else *hwirq = fwspec->param[0]; -- 1.8.3