Received: by 2002:ac0:98c7:0:0:0:0:0 with SMTP id g7-v6csp232546imd; Fri, 26 Oct 2018 07:45:45 -0700 (PDT) X-Google-Smtp-Source: AJdET5dWhGeE43x7i5QtIon0HMAULPlMkkSspRmiH7YOzw8MP6VEmyxMb2aRp+W20F1HU+RUclFm X-Received: by 2002:a62:3641:: with SMTP id d62-v6mr3996803pfa.97.1540565145872; Fri, 26 Oct 2018 07:45:45 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1540565145; cv=none; d=google.com; s=arc-20160816; b=XkrHHrHH4SgbCmKEKT6zdTpxWurqdJ3KyyXdXJdVYNJHto0sUGNpXqRLt/sddKJNpX brDaiEjpGyjueHQgobrMrCEIlaTVrluBj2cUUDJOJbQp63ujXzOgrcCUH1APO8b2gYzr pskcQLp6pAXtzf3AHUrScpPLp2usCjkv+bBRVk+1zSNbjwwuQx3cgQQQ4WKZR8vKNP5q zZcf7oLekfpX50ZBLWtsz2sd30KdBGUzjs02lF2VmXagAMjBcuyi0p+0gpNsjM8e23an fLdcJcZws1KdENbEY/0MGtlciZky10v/sEz5qzoHB3t2PJFbJQLfQDklVYLw6YqVO8EA Egng== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=29lUjq4xsMxTFwOcUUS5UcZIBHs/5FcQ4oV4uekCsCQ=; b=LPevxEuUeUv/iISfWQefC70qLIJJ4dgHuZhzBUFuJ5NcPKku/nUyRsQLaM0dCZsLsq vPKqUufkpHD8UBQ/RHJeCHbAKAvmuoWYby7Exf4C47lqKngoE+v4M1LStAMWfQLpnfiO 0DcSjQPIepS1SV+ouMVIZP0yzW+yEL2lU/Sm3aLfZNfZKI5Kw9NB84deez7vkxdg4njj v5yfGrcEQx8cg7QU9tOhU/EYvMsu5QflfnxgwCMICPkLpgToIYVDrQlYZpXO8dvSNV++ Cy7wHayNBrHIAZJIaZ9WGum+acgETZiroM8kHLhiDA00QjE0k+qwBkz3Kb9UVrKUlXHT lY8Q== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@amarulasolutions.com header.s=google header.b=M2ZvBQ4y; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id b16-v6si11295157pgk.358.2018.10.26.07.45.29; Fri, 26 Oct 2018 07:45:45 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@amarulasolutions.com header.s=google header.b=M2ZvBQ4y; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727867AbeJZXV4 (ORCPT + 99 others); Fri, 26 Oct 2018 19:21:56 -0400 Received: from mail-pf1-f193.google.com ([209.85.210.193]:43268 "EHLO mail-pf1-f193.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726254AbeJZXV4 (ORCPT ); Fri, 26 Oct 2018 19:21:56 -0400 Received: by mail-pf1-f193.google.com with SMTP id h4-v6so654311pfi.10 for ; Fri, 26 Oct 2018 07:44:35 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=amarulasolutions.com; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=29lUjq4xsMxTFwOcUUS5UcZIBHs/5FcQ4oV4uekCsCQ=; b=M2ZvBQ4yLjSnFwZf7xSks091pOwRJ8bnrdCR2YaTd22lReyjxWlidRhPG+0Nb5ITR6 p5wojsnoJdEEI0AvdovFgOyBSAgkk8wMnwcNw+27hQIhznkkaI9aaDefFxG+Da7k65bn L9Z8OG6Ynq0crkNEnZ8uMOgjQX+ey4aSWcA90= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=29lUjq4xsMxTFwOcUUS5UcZIBHs/5FcQ4oV4uekCsCQ=; b=ZzvLfHyNmFoLy2FvixiZAay1BH4uDj64+UewnwmGqFPcuZmVAiprTMCzpzaTVV/1pf EjDPedcpjCzePUBSUYCFun1BuLpanXMAJWeNjfMYwTvVSM9dU7TQHRqsM5AQM+WDD8P2 BtDUxr4G2sMY0gsMIdi583Xc4UA8wpR5zM0KyXqyKinEMPoXztkXMjpEMQrOKyTcSlNB K6xZh5idVsu4BQlkGz1oPKzwlU/je/JNdo14K8iIfq69kvDfg7zrDQUhoD/SbsLj0091 f6lU4bt0f1uzuwpH5YP2BvtsmZaWsoGyiAvQZbUGrNWq/wYjxt/wYuVxazQNBEXJDOq2 8Xug== X-Gm-Message-State: AGRZ1gK1Rj4+3fh+pPxnDieoxXUF0sV3fuj73pDZWhIyU9Udklza4HD0 Z5ubm1W9TSIaC+L8tiArsHMNqA== X-Received: by 2002:a63:cc51:: with SMTP id q17-v6mr3692742pgi.291.1540565075200; Fri, 26 Oct 2018 07:44:35 -0700 (PDT) Received: from localhost.localdomain ([27.7.51.1]) by smtp.gmail.com with ESMTPSA id z22-v6sm12044467pgv.24.2018.10.26.07.44.29 (version=TLS1_2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Fri, 26 Oct 2018 07:44:34 -0700 (PDT) From: Jagan Teki To: Maxime Ripard , Chen-Yu Tsai , Icenowy Zheng , Jernej Skrabec , Vasily Khoruzhick , Rob Herring , Mark Rutland , Catalin Marinas , Will Deacon , David Airlie , dri-devel@lists.freedesktop.org, Michael Turquette , Stephen Boyd , linux-clk@vger.kernel.org, Michael Trimarchi , linux-arm-kernel@lists.infradead.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-sunxi@googlegroups.com Cc: Jagan Teki Subject: [PATCH v3 04/25] drm/sun4i: sun6i_mipi_dsi: Add Allwinner A64 MIPI DSI support Date: Fri, 26 Oct 2018 20:13:23 +0530 Message-Id: <20181026144344.27778-5-jagan@amarulasolutions.com> X-Mailer: git-send-email 2.18.0.321.gffc6fa0e3 In-Reply-To: <20181026144344.27778-1-jagan@amarulasolutions.com> References: <20181026144344.27778-1-jagan@amarulasolutions.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The MIPI DSI controller on Allwinner A64 is similar to Allwinner A31 without support of DSI mod clock(CLK_DSI_SCLK) So, alter has_mod_clk bool via driver data for respective SoC's compatible. Signed-off-by: Jagan Teki Tested-by: Jagan Teki --- Changes for v3: - add tested credit Changes for v2: - none drivers/gpu/drm/sun4i/sun6i_mipi_dsi.c | 47 ++++++++++++++++++++------ drivers/gpu/drm/sun4i/sun6i_mipi_dsi.h | 5 +++ 2 files changed, 41 insertions(+), 11 deletions(-) diff --git a/drivers/gpu/drm/sun4i/sun6i_mipi_dsi.c b/drivers/gpu/drm/sun4i/sun6i_mipi_dsi.c index e3b34a345546..8e9c76febca2 100644 --- a/drivers/gpu/drm/sun4i/sun6i_mipi_dsi.c +++ b/drivers/gpu/drm/sun4i/sun6i_mipi_dsi.c @@ -10,6 +10,7 @@ #include #include #include +#include #include #include #include @@ -981,6 +982,8 @@ static int sun6i_dsi_probe(struct platform_device *pdev) dsi->host.ops = &sun6i_dsi_host_ops; dsi->host.dev = dev; + dsi->variant = of_device_get_match_data(dev); + res = platform_get_resource(pdev, IORESOURCE_MEM, 0); base = devm_ioremap_resource(dev, res); if (IS_ERR(base)) { @@ -1001,17 +1004,20 @@ static int sun6i_dsi_probe(struct platform_device *pdev) return PTR_ERR(dsi->reset); } - dsi->mod_clk = devm_clk_get(dev, "mod"); - if (IS_ERR(dsi->mod_clk)) { - dev_err(dev, "Couldn't get the DSI mod clock\n"); - return PTR_ERR(dsi->mod_clk); + if (dsi->variant->has_mod_clk) { + dsi->mod_clk = devm_clk_get(dev, "mod"); + if (IS_ERR(dsi->mod_clk)) { + dev_err(dev, "Couldn't get the DSI mod clock\n"); + return PTR_ERR(dsi->mod_clk); + } } /* * In order to operate properly, that clock seems to be always * set to 297MHz. */ - clk_set_rate_exclusive(dsi->mod_clk, 297000000); + if (dsi->variant->has_mod_clk) + clk_set_rate_exclusive(dsi->mod_clk, 297000000); dphy_node = of_parse_phandle(dev->of_node, "phys", 0); ret = sun6i_dphy_probe(dsi, dphy_node); @@ -1043,7 +1049,8 @@ static int sun6i_dsi_probe(struct platform_device *pdev) pm_runtime_disable(dev); sun6i_dphy_remove(dsi); err_unprotect_clk: - clk_rate_exclusive_put(dsi->mod_clk); + if (dsi->variant->has_mod_clk) + clk_rate_exclusive_put(dsi->mod_clk); return ret; } @@ -1056,7 +1063,8 @@ static int sun6i_dsi_remove(struct platform_device *pdev) mipi_dsi_host_unregister(&dsi->host); pm_runtime_disable(dev); sun6i_dphy_remove(dsi); - clk_rate_exclusive_put(dsi->mod_clk); + if (dsi->variant->has_mod_clk) + clk_rate_exclusive_put(dsi->mod_clk); return 0; } @@ -1066,7 +1074,8 @@ static int __maybe_unused sun6i_dsi_runtime_resume(struct device *dev) struct sun6i_dsi *dsi = dev_get_drvdata(dev); reset_control_deassert(dsi->reset); - clk_prepare_enable(dsi->mod_clk); + if (dsi->variant->has_mod_clk) + clk_prepare_enable(dsi->mod_clk); /* * Enable the DSI block. @@ -1094,7 +1103,8 @@ static int __maybe_unused sun6i_dsi_runtime_suspend(struct device *dev) { struct sun6i_dsi *dsi = dev_get_drvdata(dev); - clk_disable_unprepare(dsi->mod_clk); + if (dsi->variant->has_mod_clk) + clk_disable_unprepare(dsi->mod_clk); reset_control_assert(dsi->reset); return 0; @@ -1106,9 +1116,24 @@ static const struct dev_pm_ops sun6i_dsi_pm_ops = { NULL) }; +static const struct sun6i_dsi_variant sun6i_a31_dsi = { + .has_mod_clk = true, +}; + +static const struct sun6i_dsi_variant sun50i_a64_dsi = { + .has_mod_clk = false, +}; + static const struct of_device_id sun6i_dsi_of_table[] = { - { .compatible = "allwinner,sun6i-a31-mipi-dsi" }, - { } + { + .compatible = "allwinner,sun6i-a31-mipi-dsi", + .data = &sun6i_a31_dsi, + }, + { + .compatible = "allwinner,sun50i-a64-mipi-dsi", + .data = &sun50i_a64_dsi, + }, + { /* sentinel */ } }; MODULE_DEVICE_TABLE(of, sun6i_dsi_of_table); diff --git a/drivers/gpu/drm/sun4i/sun6i_mipi_dsi.h b/drivers/gpu/drm/sun4i/sun6i_mipi_dsi.h index dbbc5b3ecbda..597b62227019 100644 --- a/drivers/gpu/drm/sun4i/sun6i_mipi_dsi.h +++ b/drivers/gpu/drm/sun4i/sun6i_mipi_dsi.h @@ -20,6 +20,10 @@ struct sun6i_dphy { struct reset_control *reset; }; +struct sun6i_dsi_variant { + bool has_mod_clk; +}; + struct sun6i_dsi { struct drm_connector connector; struct drm_encoder encoder; @@ -35,6 +39,7 @@ struct sun6i_dsi { struct sun4i_drv *drv; struct mipi_dsi_device *device; struct drm_panel *panel; + const struct sun6i_dsi_variant *variant; }; static inline struct sun6i_dsi *host_to_sun6i_dsi(struct mipi_dsi_host *host) -- 2.18.0.321.gffc6fa0e3