Received: by 2002:ac0:98c7:0:0:0:0:0 with SMTP id g7-v6csp3613131imd; Mon, 29 Oct 2018 09:39:50 -0700 (PDT) X-Google-Smtp-Source: AJdET5eDKQsT5h7nRIrYEYklIkBAP2Ozt2X0xp2/m1tZBSy+UM/PPjduLS4UCJ+6Uk1+Hsc5qvMM X-Received: by 2002:a65:55ca:: with SMTP id k10mr14328631pgs.448.1540831190800; Mon, 29 Oct 2018 09:39:50 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1540831190; cv=none; d=google.com; s=arc-20160816; b=xgDTPBd2PxdxJegS2aq3ERgj8SmSt71Ggjd5xdCcDT3xtsDugXrpGCresT+FqZrgjW Nk9KQsobJBf38HaoCiw9/DAue9DgDIUbd4kxYCJoG1iy9+4VjT4TtV9QKl1DqyAoS6+A /piNkdcfxraq9HLDWOlcD7P5zl9WzeyeWC9UYzf3k++bpshnaDVwFN6YkxdfQHQFuOiG oiVd4YC3tGE6JrAJGFKlb4p6PaB8cbs/qV7chtvIDsfPDFGHKjZ1gVgAZOiC4WIw6lpN nQ8eIX/qsQ87ww20SC/sDbZNH33S/qiAbBCQ7yBAIwUTKVuGmuwWqcL54X7dmM4lMiy4 +Ntg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:spamdiagnosticmetadata :spamdiagnosticoutput:date:to:from:message-id:mime-version :dkim-signature; bh=p1RBfkz3rTbdqglKAYEo0e9qAWVhZvfPODwEQmqCPvI=; b=yeqY3ABtXEf9ws0SRZw3StmdIa8I9ZsTxaj8YpCb0CFHfuSP0Hhvj+R+z3ixW8lgtZ tiiCLwgZGahftDaeNtCQAou0TQR4SZSSTHWlkvxjw9h5zDH14QTJUXtvlSI2OK8/z+kK mUd+ifdqH6zvksZCFZvyzayvQA4HV9DuAPf/5Tir9TA2KKIuzAmpIAA+1FjZHCszrBxO Q1p6UZKe1icb4xoxyjqLGmF/hUWD7Lep6I2ETjpfcbLBAKXU6fPmr8lJBTxMC2Nzxe9z IOmv1v5tVtd/5m5HHK+V0y88WW/jLRoW0z1EYFr/0fdBFjXfKLaiZsowlOSBJtXojKTJ TxBA== ARC-Authentication-Results: i=1; mx.google.com; dkim=neutral (body hash did not verify) header.i=@analog.onmicrosoft.com header.s=selector1-analog-com header.b=XkhzEPIp; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id o22-v6si17015969pfi.279.2018.10.29.09.39.35; Mon, 29 Oct 2018 09:39:50 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=neutral (body hash did not verify) header.i=@analog.onmicrosoft.com header.s=selector1-analog-com header.b=XkhzEPIp; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728257AbeJ3B1S (ORCPT + 99 others); Mon, 29 Oct 2018 21:27:18 -0400 Received: from mail-by2nam01on0089.outbound.protection.outlook.com ([104.47.34.89]:14336 "EHLO NAM01-BY2-obe.outbound.protection.outlook.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1728205AbeJ3B1Q (ORCPT ); Mon, 29 Oct 2018 21:27:16 -0400 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=analog.onmicrosoft.com; s=selector1-analog-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=KBGBgW2vGefZxFu/pxARds+fQOn8dDWAxEbbzgL6xIE=; b=XkhzEPIpgdLd4VhJJk2z4X6s5MrxEws9KE2h1uVQ6U37Yvzc2KP+i5Haf++oGi4KVorQDvjL7G3sZBKIVHmLXNn9X1kiSulDKC+qiemCER/LGtUwG7mbKBtQw0r9HQE/7/MzvT9hHOt6qgP+CLgqLFSl/c1yw5k+ZQMyjF8kOug= Received: from BN6PR03CA0005.namprd03.prod.outlook.com (2603:10b6:404:23::15) by BL2PR03MB548.namprd03.prod.outlook.com (2a01:111:e400:c26::12) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.1273.19; Mon, 29 Oct 2018 16:37:48 +0000 Received: from BY2FFO11FD011.protection.gbl (2a01:111:f400:7c0c::153) by BN6PR03CA0005.outlook.office365.com (2603:10b6:404:23::15) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_CBC_SHA384) id 15.20.1273.21 via Frontend Transport; Mon, 29 Oct 2018 16:37:48 +0000 Authentication-Results: spf=pass (sender IP is 137.71.25.57) smtp.mailfrom=analog.com; gmx.de; dkim=none (message not signed) header.d=none;gmx.de; dmarc=bestguesspass action=none header.from=analog.com; Received-SPF: Pass (protection.outlook.com: domain of analog.com designates 137.71.25.57 as permitted sender) receiver=protection.outlook.com; client-ip=137.71.25.57; helo=nwd2mta4.analog.com; Received: from nwd2mta4.analog.com (137.71.25.57) by BY2FFO11FD011.mail.protection.outlook.com (10.1.14.129) with Microsoft SMTP Server (version=TLS1_0, cipher=TLS_RSA_WITH_AES_256_CBC_SHA) id 15.20.1294.14 via Frontend Transport; Mon, 29 Oct 2018 16:37:47 +0000 Received: from NWD2HUBCAS7.ad.analog.com (nwd2hubcas7.ad.analog.com [10.64.69.107]) by nwd2mta4.analog.com (8.13.8/8.13.8) with ESMTP id w9TGbkmq009370 (version=TLSv1/SSLv3 cipher=AES256-SHA bits=256 verify=OK); Mon, 29 Oct 2018 09:37:46 -0700 Received: from linux.analog.com (10.50.1.118) by NWD2HUBCAS7.ad.analog.com (10.64.69.107) with Microsoft SMTP Server id 14.3.301.0; Mon, 29 Oct 2018 12:37:46 -0400 MIME-Version: 1.0 Content-Type: text/plain Message-ID: From: To: Undisclosed recipients:; Date: Mon, 29 Oct 2018 12:37:46 -0400 X-ADIRoutedOnPrem: True X-EOPAttributedMessage: 0 X-MS-Office365-Filtering-HT: Tenant X-Forefront-Antispam-Report: CIP:137.71.25.57;IPV:NLI;CTRY:US;EFV:NLI;SFV:NSPM;SFS:(10009020)(39860400002)(396003)(376002)(346002)(136003)(2980300002)(438002)(37524003)(189003)(199004)(86152003)(6306002)(47776003)(426003)(881003)(1720100001)(50466002)(106002)(478600001)(109986005)(966005)(48376002)(72206003)(31696002)(2906002)(356004)(25636003)(1671002)(476003)(4744004)(5660300001)(5416005)(2876002)(575784001)(106466001)(31686004)(51416003)(8936002)(246002)(53416004)(336012)(316002)(486006)(126002)(7636002)(305945005)(186003)(26005)(77096007)(16586007)(14444005)(25626001);DIR:OUT;SFP:1101;SCL:1;SRVR:BL2PR03MB548;H:nwd2mta4.analog.com;FPR:;SPF:Pass;LANG:en;PTR:nwd2mail11.analog.com;MX:1;A:1; X-Microsoft-Exchange-Diagnostics: 1;BY2FFO11FD011;1:KEQqPQMdv0SJa7PPzAFhSThoPGL1Jj9z1/f4limgoNUp32sr2XpEmCCXVqrQkudXvkC/tfo3JsD875SqQg5wdY60XRfWkPBiMWNR62ujNr8ZBYdl3efY/Yd0jQxZyHcH X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id: 4011af37-65a6-47cd-3e5e-08d63dbcdc60 X-Microsoft-Antispam: BCL:0;PCL:0;RULEID:(7020095)(4652040)(8989299)(4534185)(4627221)(201703031133081)(201702281549075)(8990200)(5600074)(711020)(4608076)(2017052603328)(7153060);SRVR:BL2PR03MB548; X-Microsoft-Exchange-Diagnostics: 1;BL2PR03MB548;3:nxYqlarTbVzNkLyyzNSsgnXVYppzADlQyUvAS+fYLAUM7th4rb8AailqxIqLmFHFSJ0XjoOPdhLXdgzrOjxx7ZkyVYtrXf2tPuaeFEQIU+3gkj3tUq+Ub3tuILIO90AAA2KgEKBiPQ+D5gbWl0JUwIKiu6a6iM/T4YvH+67CRQvFv0TS/w+cQ4Uf+xgwNYoFV1Jq0B4iWYTbwhFReNDa19crjJhZfPmOIlAOdnO+440iApnnCexiXbBxb5rDuNFc4dfz4V4fvQEFFjgj5FWzFVcRVvT/rKGKvSeCPKnzSCF+++xQ8ymxEf8n8JB5LEKDn9ymPKog31kwNV3iMbAR+f6s+Cdf5OTpfl1taykhpyE=;25:Ebj/wMzqIalvBO/kBNIULwXPrUUIRYzualOyy08h/c82z40WfAnVdQyibywp7XGYfPrGhTLGIuJBkcB8ICbW3CYgWb7oxyaiGZ9e/xnRTb7Zpir2g0qmsbyWT6yVyuCTVivWK934OtxosnH+YlOvkwayjdN9uj7CGVwC6G9zx5lrlMPBEU/58e0lAPRzuDsQqX6QcytL7DNosFbtSOjbBeUNP1+Ln2aIGytcejc75h3sWNC7vSbg9OHOtjwRMh1VxL0SzxUkoX62gHhOMrHXxdq+TfHzAsWLey/0iczNWwrQK+7O25DUEAMSBHeTgI/4o8kIBVa6+7rLMXgIpauZ7O/BODN3UPxU8Qr3UNkHOtI= X-MS-TrafficTypeDiagnostic: BL2PR03MB548: X-Microsoft-Exchange-Diagnostics: 1;BL2PR03MB548;31:OIv3KS8mnrHu4W/zmAXtin77hTjlESmSCQtK8OXYONUryMezuzYuDtOMImkK95uYFqFSVZVy8+L2iBheEsa6j2RoFIYbbijd0EgvKEDItdpXwxUOAqoG1PfN8dco8PKf7HYKBZcLlBVbQc60/QlRErH6kWJAlT664sAb3/oVt1JFBs1vRwvouV1wLVCa9OUiip/FUqtLkOtNwrUctrU/fpmdFVYxb/vD2EQZxYiUZDI=;20:p1S5ErIHtxMvfeYY0nCXLi7drgS6sFn1Sll9VMPsfXK9hhkv2FGadpvHw5OD9gXLjsHFbwVlgeCB2cv+zz7T/KhGAUTEYUn7JC/QV4mcyVGHYIR6GuBXL9uEQa6wUr7jkuMdGq9wJGoSGPdH6JWLM2CRvbib3WXkQyPjsRkONbwm9fTYK+eRqSjRhSzzrzl5tf6ffOtbMpIWNS09uxXaneyoGOHcNa3NJol2SGrbN7Cnz0MsOcqgMciDYw5W7SnYscfWE1bUeGPPY8vODUZ2gzqsM9yT8XbpDRv4vrBMns4nsCV+8TWy7M/LnUOesAFdrgLFKCOfbkBGVBRE4iYKARpqqUcKLSzH60jcZF/DnAEuaVtLC003PpIjMp/PtfPelMgOCesIsO5Lk+Yf5P5FprxdHlwt+rPuCcNFedD2XAal8dawwssqe6a3rIWx6UYZ0Vhzpm71wp+PZAoq8Y2pKd4fqYhaFM/vF83CbOroJ+Bv64h5FhmL1Hxfh892+x0F X-Microsoft-Antispam-PRVS: X-Exchange-Antispam-Report-Test: UriScan:(232431446821674)(26323138287068)(9452136761055)(270121546159015)(170811661138872)(95692535739014); X-MS-Exchange-SenderADCheck: 1 X-Exchange-Antispam-Report-CFA-Test: BCL:0;PCL:0;RULEID:(8211001083)(6040522)(2401047)(8121501046)(5005006)(3231382)(944501410)(4982022)(52105095)(93006095)(93004095)(10201501046)(3002001)(6055026)(148016)(149066)(150057)(6041310)(201703131423095)(201702281528075)(20161123555045)(201703061421075)(201703061406153)(20161123560045)(20161123564045)(20161123562045)(20161123558120)(201708071742011)(7699051)(76991095);SRVR:BL2PR03MB548;BCL:0;PCL:0;RULEID:;SRVR:BL2PR03MB548; X-Microsoft-Exchange-Diagnostics: 1;BL2PR03MB548;4:mmkcPvmFuB8stWoMB3StshNB6yGbo2Jct+ziNce7Qp4b+2N8etrAuh2mg2StacMaNv0RBpigR6UYryxePVxmsMNAb3oMEt264l+/kXSAEtyMF+nl81Xib+K3rFwWU+i9qAFxYJutHdAKm/gQKKSBMMM2yvkYoX2SMF7+/4ALzj1iG2MPdjzerPDh8fOvMXKQrar2EUGFH4XZLE10CIy+tpoSGa9mr3gEEsUEvgAsfB54/tVwzYjzp/q5wkJMAR97m2LU3m+CXvSNHdttLVmH5DIg7W+V75wKveVePHz1+q1giXR+JiNoCmHHOOpTGW7i21n8vdoeksouHmFmP9Rg8J5KBHAc5Ko0Q0Gbw2sc2XBdhm+9UEAW2YFPAn9vIt+7SA7761/Z8l/4Mw2xnZ/kOhwZdnfsFU6F2znUeLn5pW7mmWFlwqsfSodnPxqVldR7pq1nFW42El2EMXXdZgsu5Gg6Se4B2ENTCTSdzocWXik= X-Forefront-PRVS: 084080FC15 X-Microsoft-Exchange-Diagnostics: =?us-ascii?Q?1;BL2PR03MB548;23:/ycCVy1rUmOngS5JQZsmgxd6zAwLADVgnsUZ6+y4f1?= =?us-ascii?Q?soUikEWj/jDFRUQrzdRpgMlefaKE0tALVy3Wy0wsaL6LB7GYkxAAEsHuSO2F?= =?us-ascii?Q?3T1ZhavYbxVKGluhL0IgxZH/4pNOP4N7AO7A5jz5uY+btFIy8UbqJi50B3Sv?= =?us-ascii?Q?VHIsbYjR4aEENgHBUW4pghsqlXUOu6vYvQf0ex8dgUx1yyHj6xeH2wcHTpGA?= =?us-ascii?Q?CJ/KqtpqP5dUesbP4oWFsp1SN8ztHHo+x+VJRAUyFQubXfb10G6RsM3MUaXl?= =?us-ascii?Q?BQeEIxhPqopyOT4NjsiL7VPJedi+PyLK8je8tzMKmuWGKTk/KigP3iVcMi+Z?= =?us-ascii?Q?Ovirhy/SkBAKzNmPfwoSguTMj2gpTFRGgLCdeK4kPmOepUGaht2drs6AMMjG?= =?us-ascii?Q?/+vyWWPe5Z3EBqm4u40pjUN1FNAQKgZnvSmyx9Ac2xYF5vdQ8wPEVG1rz+gB?= =?us-ascii?Q?GMJfqYekoKKNH3HdMhFV1OP3bWiWtaOQyIO41ImO4sy9qmNJ7UZJHpCYuhug?= =?us-ascii?Q?cG2QxZHhsFkTkeKVLAhfFW8j7KxOgqx/Qi3tZBm3sn2H0G//oY0z4sddkKGc?= =?us-ascii?Q?GDShtOcqBWal3MTXCww4LYUXbkeTzFQPy5Aa6Q8ybq10bhSsXdO3XtSzMICo?= =?us-ascii?Q?QXHkwm7GWlbOidCx8YPSmDbT5SywiDfjCPrYDe8fnCiFcQsBfbGTnNKCPe5K?= =?us-ascii?Q?HqUr9SHjHtUbWgm7FsznFfBKa1ibTITf7hyY4vHxN83i/cXQ3WOBck/VBMWr?= =?us-ascii?Q?qMDjE0V8ijV5rRjAGc6erbS58t4vlUuiZpSsyvtVIBl90hCkCxJBBwt3Pw90?= =?us-ascii?Q?7CJYy4pARS2FCRkAOFeYTGKP7+Ru/08AKHSoeiM1bfUOVMvc+1nQpqY05vgH?= =?us-ascii?Q?KGvKNLSpToViBxXYUuJraDvgAnuvBenjZ0Ey26xFvnWmKCIqt3FRlWnQgVsD?= =?us-ascii?Q?43bwqBte42R32BBLaQ5SiyCrZEQP/9dJUcwxAe09VvWRlbmRHz6j3NgW4p1Z?= =?us-ascii?Q?phx+Y05yBKTcpdbKo3GZae5vxCOzCSOURMjJZHQ/0NE9HD/FNNVPT4Ep0xIv?= =?us-ascii?Q?43b4iHkgNUXeJuGHyKO2MqN1QYscUQAS08FEYyeWmu1hJVitEsAQZHNhNqiQ?= =?us-ascii?Q?+9TP7arFfynZYLXjSEXl0OwKu1AgRq?= X-Microsoft-Antispam-Message-Info: uvaYjHjNga1e41uowWqDgnyeXfDJ3Pk4Wd3Ux/jGp3yYSQi2XDepLupZdHLwHdjbj6Y98IqP2gUZ7TpLou6BOm9YmO/eFdwjBnW+9x9xrHFgrR0kAtX5JFCX9xJR9uXl/nr61LCa5t1qnPHlMimvnViHq1Y7gIbLhU3Zi0SDL88GbhWjntQCaoJ41mK1JpHz95HqCLGra3d8b5rKFDSXg77s7SejNJpzJDRlQMba+jioxwe+aKj6H68/S/y8slEhpWedVOR32Mu5HvxcnB50eBEd3AV2rDGi4oA8L8WFkuHmfDR3a/y8mStXxhljPVuie9qpJbgT0bS72AGz6Hzxi5720zG3y1qd/A2b7q5Y+Yg= X-Microsoft-Exchange-Diagnostics: 1;BL2PR03MB548;6:AZjMw7yVybs76oaCWnkF6R1+WiDDzZ5VVEwgOyeac6Q9FrWTFUKaBehNVgKBBn5Br2XEvj4omEhvydD3Fjf0+QWzB3qJkuiayl9G3ck02K7OF4jkd5DY1PKD/Xes11Mo9UEhgKUynmADYPpQNrL6SMC1WII//zZ8D2R7TrSjuctWoJmWue9p5RKJPqT+3C2SazNDyYuzVyIXzK46/U/2oFRzMqXpwQqKFccpOLWPkgopQ9SPVUzPaiPSMzrk7Av3p+oGIAV6NwGI6+PSrSstUeW0MpyRVwinez540I+2YmqrgS9wZiSxoBrz6mqURj4Bvg1R+2qh826bhZ1Dg5jRE2skBmhKHWV66AG6zaUi76UJpu/IqHd/mpiSAF768mSyTam2ooBHO9r8/6Nk3UZV0fgdrZP5j6vuFaQqJZ3azXvpPCkoU+K5M2Nl+q6odXjUbKWV8cmApQs4iSrHBTtzhg==;5:huLo6zeE2Rl7DKLaMZx9CVVyfB5p89rCWdMpNcE8sqTD0FYqMBka/cmsGnwZUaRxA16JNY/GpB1qNYWv7zpzcVgu7/hSmIh9QW90KC8C8q7dUyn3d4lgt8dN6giNAiu+EzhmxTQDUi3neBJoEZCX0HD4/ePNXgwYpcq8JTF2Mvs=;7:MlXjpzabzpr5mRtdDem9uxV0X0PGZIbAN0qvb3yFPbj93lR/2vCkpeSfTH0GsOvnxLvwB6GQxIoz2vM2os8LMAwHP4CTfomsW/tpc0BjUET0X6N3yTKGvaFvrq2kq3/t0Ig9s4f6ggAUFIEWTF5ZqA== SpamDiagnosticOutput: 1:99 SpamDiagnosticMetadata: NSPM X-OriginatorOrg: analog.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 29 Oct 2018 16:37:47.7132 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: 4011af37-65a6-47cd-3e5e-08d63dbcdc60 X-MS-Exchange-CrossTenant-Id: eaa689b4-8f87-40e0-9c6f-7228de4d754a X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=eaa689b4-8f87-40e0-9c6f-7228de4d754a;Ip=[137.71.25.57];Helo=[nwd2mta4.analog.com] X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: BL2PR03MB548 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Stefan Popa To: jic23@kernel.org Cc: Michael.Hennerich@analog.com, knaack.h@gmx.de, lars@metafoo.de, pmeerw@pmeerw.net, gregkh@linuxfoundation.org, linux-kernel@vger.kernel.org, linux-iio@vger.kernel.org, stefan.popa@analog.com Subject: [PATCH v3 2/3] iio: adc: Add ad7124 support Date: Mon, 29 Oct 2018 18:37:26 +0200 Message-Id: <1540831046-2867-1-git-send-email-stefan.popa@analog.com> X-Mailer: git-send-email 2.7.4 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit The ad7124-4 and ad7124-8 are a family of 4 and 8 channel sigma-delta ADCs with 24-bit precision and reference. Three power modes are available which in turn affect the output data rate: * Full power: 9.38 SPS to 19,200 SPS * Mid power: 2.34 SPS to 4800 SPS * Low power: 1.17 SPS to 2400 SPS The ad7124-4 can be configured to have four differential inputs, while ad7124-8 can have 8. Moreover, ad7124 also supports per channel configuration. Each configuration consists of gain, reference source, output data rate and bipolar/unipolar configuration. Datasheets: Link: http://www.analog.com/media/en/technical-documentation/data-sheets/AD7124-4.pdf Link: http://www.analog.com/media/en/technical-documentation/data-sheets/ad7124-8.pdf Signed-off-by: Stefan Popa --- Changes in v2: - Added this commit. Changes in v3: - Removed channel, address, scan_index and shift fields from ad7124_channel_template. - Added a sanity check for val2 in ad7124_write_raw(). - Used the "reg" property to get the channel address and "adi,diff-channels" for the differential pins. The "adi,channel-number" property was removed. - When calling regulator_get_optional, the probe is given up in case of error, but continues in case of -ENODEV. - clk_disable_unprepare() is called before ad_sd_cleanup_buffer_and_trigger in ad7124_remove(). MAINTAINERS | 7 + drivers/iio/adc/Kconfig | 11 + drivers/iio/adc/Makefile | 1 + drivers/iio/adc/ad7124.c | 648 +++++++++++++++++++++++++++++++++++++++++++++++ 4 files changed, 667 insertions(+) create mode 100644 drivers/iio/adc/ad7124.c diff --git a/MAINTAINERS b/MAINTAINERS index f642044..3a1bfcb 100644 --- a/MAINTAINERS +++ b/MAINTAINERS @@ -839,6 +839,13 @@ S: Supported F: drivers/iio/dac/ad5758.c F: Documentation/devicetree/bindings/iio/dac/ad5758.txt +ANALOG DEVICES INC AD7124 DRIVER +M: Stefan Popa +L: linux-iio@vger.kernel.org +W: http://ez.analog.com/community/linux-device-drivers +S: Supported +F: drivers/iio/adc/ad7124.c + ANALOG DEVICES INC AD9389B DRIVER M: Hans Verkuil L: linux-media@vger.kernel.org diff --git a/drivers/iio/adc/Kconfig b/drivers/iio/adc/Kconfig index a52fea8..148a10f 100644 --- a/drivers/iio/adc/Kconfig +++ b/drivers/iio/adc/Kconfig @@ -10,6 +10,17 @@ config AD_SIGMA_DELTA select IIO_BUFFER select IIO_TRIGGERED_BUFFER +config AD7124 + tristate "Analog Devices AD7124 and similar sigma-delta ADCs driver" + depends on SPI_MASTER + select AD_SIGMA_DELTA + help + Say yes here to build support for Analog Devices AD7124-4 and AD7124-8 + SPI analog to digital converters (ADC). + + To compile this driver as a module, choose M here: the module will be + called ad7124. + config AD7266 tristate "Analog Devices AD7265/AD7266 ADC driver" depends on SPI_MASTER diff --git a/drivers/iio/adc/Makefile b/drivers/iio/adc/Makefile index a6e6a0b..76168b2 100644 --- a/drivers/iio/adc/Makefile +++ b/drivers/iio/adc/Makefile @@ -5,6 +5,7 @@ # When adding new entries keep the list in alphabetical order obj-$(CONFIG_AD_SIGMA_DELTA) += ad_sigma_delta.o +obj-$(CONFIG_AD7124) += ad7124.o obj-$(CONFIG_AD7266) += ad7266.o obj-$(CONFIG_AD7291) += ad7291.o obj-$(CONFIG_AD7298) += ad7298.o diff --git a/drivers/iio/adc/ad7124.c b/drivers/iio/adc/ad7124.c new file mode 100644 index 0000000..0660135 --- /dev/null +++ b/drivers/iio/adc/ad7124.c @@ -0,0 +1,648 @@ +// SPDX-License-Identifier: GPL-2.0+ +/* + * AD7124 SPI ADC driver + * + * Copyright 2018 Analog Devices Inc. + */ +#include +#include +#include +#include +#include +#include +#include +#include +#include + +#include +#include +#include + +/* AD7124 registers */ +#define AD7124_COMMS 0x00 +#define AD7124_STATUS 0x00 +#define AD7124_ADC_CONTROL 0x01 +#define AD7124_DATA 0x02 +#define AD7124_IO_CONTROL_1 0x03 +#define AD7124_IO_CONTROL_2 0x04 +#define AD7124_ID 0x05 +#define AD7124_ERROR 0x06 +#define AD7124_ERROR_EN 0x07 +#define AD7124_MCLK_COUNT 0x08 +#define AD7124_CHANNEL(x) (0x09 + (x)) +#define AD7124_CONFIG(x) (0x19 + (x)) +#define AD7124_FILTER(x) (0x21 + (x)) +#define AD7124_OFFSET(x) (0x29 + (x)) +#define AD7124_GAIN(x) (0x31 + (x)) + +/* AD7124_STATUS */ +#define AD7124_STATUS_POR_FLAG_MSK BIT(4) + +/* AD7124_ADC_CONTROL */ +#define AD7124_ADC_CTRL_PWR_MSK GENMASK(7, 6) +#define AD7124_ADC_CTRL_PWR(x) FIELD_PREP(AD7124_ADC_CTRL_PWR_MSK, x) +#define AD7124_ADC_CTRL_MODE_MSK GENMASK(5, 2) +#define AD7124_ADC_CTRL_MODE(x) FIELD_PREP(AD7124_ADC_CTRL_MODE_MSK, x) + +/* AD7124_CHANNEL_X */ +#define AD7124_CHANNEL_EN_MSK BIT(15) +#define AD7124_CHANNEL_EN(x) FIELD_PREP(AD7124_CHANNEL_EN_MSK, x) +#define AD7124_CHANNEL_SETUP_MSK GENMASK(14, 12) +#define AD7124_CHANNEL_SETUP(x) FIELD_PREP(AD7124_CHANNEL_SETUP_MSK, x) +#define AD7124_CHANNEL_AINP_MSK GENMASK(9, 5) +#define AD7124_CHANNEL_AINP(x) FIELD_PREP(AD7124_CHANNEL_AINP_MSK, x) +#define AD7124_CHANNEL_AINM_MSK GENMASK(4, 0) +#define AD7124_CHANNEL_AINM(x) FIELD_PREP(AD7124_CHANNEL_AINM_MSK, x) + +/* AD7124_CONFIG_X */ +#define AD7124_CONFIG_BIPOLAR_MSK BIT(11) +#define AD7124_CONFIG_BIPOLAR(x) FIELD_PREP(AD7124_CONFIG_BIPOLAR_MSK, x) +#define AD7124_CONFIG_REF_SEL_MSK GENMASK(4, 3) +#define AD7124_CONFIG_REF_SEL(x) FIELD_PREP(AD7124_CONFIG_REF_SEL_MSK, x) +#define AD7124_CONFIG_PGA_MSK GENMASK(2, 0) +#define AD7124_CONFIG_PGA(x) FIELD_PREP(AD7124_CONFIG_PGA_MSK, x) + +/* AD7124_FILTER_X */ +#define AD7124_FILTER_FS_MSK GENMASK(10, 0) +#define AD7124_FILTER_FS(x) FIELD_PREP(AD7124_FILTER_FS_MSK, x) + +enum ad7124_ids { + ID_AD7124_4, + ID_AD7124_8, +}; + +enum ad7124_ref_sel { + AD7124_REFIN1, + AD7124_REFIN2, + AD7124_INT_REF, + AD7124_AVDD_REF, +}; + +enum ad7124_power_mode { + AD7124_LOW_POWER, + AD7124_MID_POWER, + AD7124_FULL_POWER, +}; + +static const unsigned int ad7124_gain[8] = { + 1, 2, 4, 8, 16, 32, 64, 128 +}; + +static const int ad7124_master_clk_freq_hz[3] = { + [AD7124_LOW_POWER] = 76800, + [AD7124_MID_POWER] = 153600, + [AD7124_FULL_POWER] = 614400, +}; + +static const char * const ad7124_ref_names[] = { + [AD7124_REFIN1] = "refin1", + [AD7124_REFIN2] = "refin2", + [AD7124_INT_REF] = "int", + [AD7124_AVDD_REF] = "avdd", +}; + +struct ad7124_chip_info { + unsigned int num_inputs; +}; + +struct ad7124_channel_config { + enum ad7124_ref_sel refsel; + bool bipolar; + unsigned int ain; + unsigned int vref_mv; + unsigned int pga_bits; + unsigned int odr; +}; + +struct ad7124_state { + const struct ad7124_chip_info *chip_info; + struct ad_sigma_delta sd; + struct ad7124_channel_config channel_config[4]; + struct regulator *vref[4]; + struct clk *mclk; + unsigned int adc_control; + unsigned int num_channels; +}; + +static const struct iio_chan_spec ad7124_channel_template = { + .type = IIO_VOLTAGE, + .indexed = 1, + .differential = 1, + .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | + BIT(IIO_CHAN_INFO_SCALE) | + BIT(IIO_CHAN_INFO_OFFSET) | + BIT(IIO_CHAN_INFO_SAMP_FREQ), + .scan_type = { + .sign = 'u', + .realbits = 24, + .storagebits = 32, + }, +}; + +static struct ad7124_chip_info ad7124_chip_info_tbl[] = { + [ID_AD7124_4] = { + .num_inputs = 8, + }, + [ID_AD7124_8] = { + .num_inputs = 16, + }, +}; + +static int ad7124_find_closest_match(const int *array, + unsigned int size, int val) +{ + int i; + + for (i = 0; i < size; i++) { + if (val <= array[i]) + return i; + } + + return size - 1; +} + +static int ad7124_spi_write_mask(struct ad7124_state *st, + unsigned int addr, + unsigned long mask, + unsigned int val, + unsigned int bytes) +{ + unsigned int readval; + int ret; + + ret = ad_sd_read_reg(&st->sd, addr, bytes, &readval); + if (ret < 0) + return ret; + + readval &= ~mask; + readval |= val; + + return ad_sd_write_reg(&st->sd, addr, bytes, readval); +} + +static int ad7124_set_mode(struct ad_sigma_delta *sd, + enum ad_sigma_delta_mode mode) +{ + struct ad7124_state *st = container_of(sd, struct ad7124_state, sd); + + st->adc_control &= ~AD7124_ADC_CTRL_MODE_MSK; + st->adc_control |= AD7124_ADC_CTRL_MODE(mode); + + return ad_sd_write_reg(&st->sd, AD7124_ADC_CONTROL, 2, st->adc_control); +} + +static int ad7124_set_channel(struct ad_sigma_delta *sd, unsigned int channel) +{ + struct ad7124_state *st = container_of(sd, struct ad7124_state, sd); + unsigned int val; + + val = st->channel_config[channel].ain | AD7124_CHANNEL_EN(1) | + AD7124_CHANNEL_SETUP(channel); + + return ad_sd_write_reg(&st->sd, AD7124_CHANNEL(channel), 2, val); +} + +static const struct ad_sigma_delta_info ad7124_sigma_delta_info = { + .set_channel = ad7124_set_channel, + .set_mode = ad7124_set_mode, + .has_registers = true, + .addr_shift = 0, + .read_mask = BIT(6), + .data_reg = AD7124_DATA, +}; + +static int ad7124_set_channel_odr(struct ad7124_state *st, + unsigned int channel, + unsigned int odr) +{ + unsigned int fclk, odr_sel_bits; + int ret; + + fclk = clk_get_rate(st->mclk); + /* + * FS[10:0] = fCLK / (fADC x 32) where: + * fADC is the output data rate + * fCLK is the master clock frequency + * FS[10:0] are the bits in the filter register + * FS[10:0] can have a value from 1 to 2047 + */ + odr_sel_bits = DIV_ROUND_CLOSEST(fclk, odr * 32); + if (odr_sel_bits < 1) + odr_sel_bits = 1; + else if (odr_sel_bits > 2047) + odr_sel_bits = 2047; + + ret = ad7124_spi_write_mask(st, AD7124_FILTER(channel), + AD7124_FILTER_FS_MSK, + AD7124_FILTER_FS(odr_sel_bits), 3); + if (ret < 0) + return ret; + /* fADC = fCLK / (FS[10:0] x 32) */ + st->channel_config[channel].odr = + DIV_ROUND_CLOSEST(fclk, odr_sel_bits * 32); + + return 0; +} + +static int ad7124_read_raw(struct iio_dev *indio_dev, + struct iio_chan_spec const *chan, + int *val, int *val2, long info) +{ + struct ad7124_state *st = iio_priv(indio_dev); + int idx, ret; + + switch (info) { + case IIO_CHAN_INFO_RAW: + ret = ad_sigma_delta_single_conversion(indio_dev, chan, val); + if (ret < 0) + return ret; + + /* After the conversion is performed, disable the channel */ + ret = ad_sd_write_reg(&st->sd, + AD7124_CHANNEL(chan->address), 2, + st->channel_config[chan->address].ain | + AD7124_CHANNEL_EN(0)); + if (ret < 0) + return ret; + + return IIO_VAL_INT; + case IIO_CHAN_INFO_SCALE: + idx = st->channel_config[chan->address].pga_bits; + *val = st->channel_config[chan->address].vref_mv / + ad7124_gain[idx]; + if (st->channel_config[chan->address].bipolar) + *val2 = chan->scan_type.realbits - 1; + else + *val2 = chan->scan_type.realbits; + + return IIO_VAL_FRACTIONAL_LOG2; + case IIO_CHAN_INFO_OFFSET: + if (st->channel_config[chan->address].bipolar) { + /* Code = 2^(n − 1) × ((Ain × Gain / Vref) + 1) */ + idx = st->channel_config[chan->address].pga_bits; + *val = -(st->channel_config[chan->address].vref_mv / + ad7124_gain[idx]); + } else { + *val = 0; + } + + return IIO_VAL_INT; + case IIO_CHAN_INFO_SAMP_FREQ: + *val = st->channel_config[chan->address].odr; + + return IIO_VAL_INT; + default: + return -EINVAL; + } +} + +static int ad7124_write_raw(struct iio_dev *indio_dev, + struct iio_chan_spec const *chan, + int val, int val2, long info) +{ + struct ad7124_state *st = iio_priv(indio_dev); + + switch (info) { + case IIO_CHAN_INFO_SAMP_FREQ: + if (val2 != 0) + return -EINVAL; + + return ad7124_set_channel_odr(st, chan->address, val); + default: + return -EINVAL; + } +} + +static const struct iio_info ad7124_info = { + .read_raw = ad7124_read_raw, + .write_raw = ad7124_write_raw, +}; + +static int ad7124_soft_reset(struct ad7124_state *st) +{ + unsigned int readval, timeout; + int ret; + + ret = ad_sd_reset(&st->sd, 64); + if (ret < 0) + return ret; + + timeout = 100; + do { + ret = ad_sd_read_reg(&st->sd, AD7124_STATUS, 1, &readval); + if (ret < 0) + return ret; + + if (!(readval & AD7124_STATUS_POR_FLAG_MSK)) + return 0; + + /* The AD7124 requires typically 2ms to power up and settle */ + usleep_range(100, 2000); + } while (--timeout); + + dev_err(&st->sd.spi->dev, "Soft reset failed\n"); + + return -EIO; +} + +static int ad7124_init_channel_vref(struct ad7124_state *st, + unsigned int channel_number) +{ + unsigned int refsel = st->channel_config[channel_number].refsel; + + switch (refsel) { + case AD7124_REFIN1: + case AD7124_REFIN2: + case AD7124_AVDD_REF: + if (IS_ERR(st->vref[refsel])) { + dev_err(&st->sd.spi->dev, + "Error, trying to use external voltage reference without a %s regulator.", + ad7124_ref_names[refsel]); + return PTR_ERR(st->vref[refsel]); + } + st->channel_config[channel_number].vref_mv = + regulator_get_voltage(st->vref[refsel]); + /* Conversion from uV to mV */ + st->channel_config[channel_number].vref_mv /= 1000; + break; + case AD7124_INT_REF: + st->channel_config[channel_number].vref_mv = 2500; + break; + default: + dev_err(&st->sd.spi->dev, "Invalid reference %d\n", refsel); + return -EINVAL; + } + + return 0; +} + +static int ad7124_of_parse_channel_config(struct iio_dev *indio_dev, + struct device_node *np) +{ + struct ad7124_state *st = iio_priv(indio_dev); + struct device_node *child; + struct iio_chan_spec *chan; + unsigned int ain[2], channel = 0, tmp; + int ret, res; + + st->num_channels = of_get_available_child_count(np); + if (!st->num_channels) { + dev_err(indio_dev->dev.parent, "no channel children\n"); + return -ENODEV; + } + + chan = devm_kcalloc(indio_dev->dev.parent, st->num_channels, + sizeof(*chan), GFP_KERNEL); + if (!chan) + return -ENOMEM; + + indio_dev->channels = chan; + indio_dev->num_channels = st->num_channels; + + for_each_available_child_of_node(np, child) { + ret = of_property_read_u32(child, "reg", &channel); + if (ret) + goto err; + + ret = of_property_read_u32_array(child, "adi,diff-channels", + ain, 2); + if (ret) + goto err; + + if (ain[0] >= st->chip_info->num_inputs || + ain[1] >= st->chip_info->num_inputs) { + dev_err(indio_dev->dev.parent, + "Input pin number out of range.\n"); + ret = -EINVAL; + goto err; + } + st->channel_config[channel].ain = AD7124_CHANNEL_AINP(ain[0]) | + AD7124_CHANNEL_AINM(ain[1]); + st->channel_config[channel].bipolar = + of_property_read_bool(child, "adi,bipolar"); + + ret = of_property_read_u32(child, "adi,reference-select", &tmp); + if (ret) + st->channel_config[channel].refsel = AD7124_INT_REF; + else + st->channel_config[channel].refsel = tmp; + + ret = of_property_read_u32(child, "adi,gain", &tmp); + if (ret) { + st->channel_config[channel].pga_bits = 0; + } else { + res = ad7124_find_closest_match(ad7124_gain, + ARRAY_SIZE(ad7124_gain), tmp); + st->channel_config[channel].pga_bits = res; + } + + ret = of_property_read_u32(child, "adi,odr-hz", &tmp); + if (ret) + /* + * 9 SPS is the minimum output data rate supported + * regardless of the selected power mode. + */ + st->channel_config[channel].odr = 9; + else + st->channel_config[channel].odr = tmp; + + *chan = ad7124_channel_template; + chan->address = channel; + chan->scan_index = channel; + chan->channel = ain[0]; + chan->channel2 = ain[1]; + + chan++; + } + + return 0; +err: + of_node_put(child); + + return ret; +} + +static int ad7124_setup(struct ad7124_state *st) +{ + unsigned int val, fclk, power_mode; + int i, ret; + + fclk = clk_get_rate(st->mclk); + if (!fclk) + return -EINVAL; + + /* The power mode changes the master clock frequency */ + power_mode = ad7124_find_closest_match(ad7124_master_clk_freq_hz, + ARRAY_SIZE(ad7124_master_clk_freq_hz), + fclk); + if (fclk != ad7124_master_clk_freq_hz[power_mode]) { + ret = clk_set_rate(st->mclk, fclk); + if (ret) + return ret; + } + + /* Set the power mode */ + st->adc_control &= ~AD7124_ADC_CTRL_PWR_MSK; + st->adc_control |= AD7124_ADC_CTRL_PWR(power_mode); + ret = ad_sd_write_reg(&st->sd, AD7124_ADC_CONTROL, 2, st->adc_control); + if (ret < 0) + return ret; + + for (i = 0; i < st->num_channels; i++) { + val = st->channel_config[i].ain | AD7124_CHANNEL_SETUP(i); + ret = ad_sd_write_reg(&st->sd, AD7124_CHANNEL(i), 2, val); + if (ret < 0) + return ret; + + ret = ad7124_init_channel_vref(st, i); + if (ret < 0) + return ret; + + val = AD7124_CONFIG_BIPOLAR(st->channel_config[i].bipolar) | + AD7124_CONFIG_REF_SEL(st->channel_config[i].refsel) | + AD7124_CONFIG_PGA(st->channel_config[i].pga_bits); + ret = ad_sd_write_reg(&st->sd, AD7124_CONFIG(i), 2, val); + if (ret < 0) + return ret; + + ret = ad7124_set_channel_odr(st, i, st->channel_config[i].odr); + if (ret < 0) + return ret; + } + + return ret; +} + +static int ad7124_probe(struct spi_device *spi) +{ + const struct spi_device_id *id; + struct ad7124_state *st; + struct iio_dev *indio_dev; + int i, ret; + + indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st)); + if (!indio_dev) + return -ENOMEM; + + st = iio_priv(indio_dev); + + id = spi_get_device_id(spi); + st->chip_info = &ad7124_chip_info_tbl[id->driver_data]; + + ad_sd_init(&st->sd, indio_dev, spi, &ad7124_sigma_delta_info); + + spi_set_drvdata(spi, indio_dev); + + indio_dev->dev.parent = &spi->dev; + indio_dev->name = spi_get_device_id(spi)->name; + indio_dev->modes = INDIO_DIRECT_MODE; + indio_dev->info = &ad7124_info; + + ret = ad7124_of_parse_channel_config(indio_dev, spi->dev.of_node); + if (ret < 0) + return ret; + + for (i = 0; i < ARRAY_SIZE(st->vref); i++) { + if (i != AD7124_INT_REF) { + st->vref[i] = devm_regulator_get_optional(&spi->dev, + ad7124_ref_names[i]); + if (PTR_ERR(st->vref[i]) == -ENODEV) + continue; + else if (IS_ERR(st->vref[i])) + return PTR_ERR(st->vref[i]); + + ret = regulator_enable(st->vref[i]); + if (ret) + return ret; + } + } + + st->mclk = devm_clk_get(&spi->dev, "mclk"); + if (IS_ERR(st->mclk)) { + ret = PTR_ERR(st->mclk); + goto error_regulator_disable; + } + + ret = clk_prepare_enable(st->mclk); + if (ret < 0) + goto error_regulator_disable; + + ret = ad7124_soft_reset(st); + if (ret < 0) + goto error_clk_disable_unprepare; + + ret = ad7124_setup(st); + if (ret < 0) + goto error_clk_disable_unprepare; + + ret = ad_sd_setup_buffer_and_trigger(indio_dev); + if (ret < 0) + goto error_clk_disable_unprepare; + + ret = iio_device_register(indio_dev); + if (ret < 0) { + dev_err(&spi->dev, "Failed to register iio device\n"); + goto error_remove_trigger; + } + + return 0; + +error_remove_trigger: + ad_sd_cleanup_buffer_and_trigger(indio_dev); +error_clk_disable_unprepare: + clk_disable_unprepare(st->mclk); +error_regulator_disable: + for (i = ARRAY_SIZE(st->vref) - 1; i >= 0; i--) { + if (!IS_ERR_OR_NULL(st->vref[i])) + regulator_disable(st->vref[i]); + } + + return ret; +} + +static int ad7124_remove(struct spi_device *spi) +{ + struct iio_dev *indio_dev = spi_get_drvdata(spi); + struct ad7124_state *st = iio_priv(indio_dev); + int i; + + iio_device_unregister(indio_dev); + clk_disable_unprepare(st->mclk); + ad_sd_cleanup_buffer_and_trigger(indio_dev); + + for (i = ARRAY_SIZE(st->vref) - 1; i >= 0; i--) { + if (!IS_ERR_OR_NULL(st->vref[i])) + regulator_disable(st->vref[i]); + } + + return 0; +} + +static const struct spi_device_id ad7124_id_table[] = { + { "ad7124-4", ID_AD7124_4 }, + { "ad7124-8", ID_AD7124_8 }, + {} +}; +MODULE_DEVICE_TABLE(spi, ad7124_id_table); + +static const struct of_device_id ad7124_of_match[] = { + { .compatible = "adi,ad7124-4" }, + { .compatible = "adi,ad7124-8" }, + { }, +}; +MODULE_DEVICE_TABLE(of, ad7124_of_match); + +static struct spi_driver ad71124_driver = { + .driver = { + .name = "ad7124", + .of_match_table = ad7124_of_match, + }, + .probe = ad7124_probe, + .remove = ad7124_remove, + .id_table = ad7124_id_table, +}; +module_spi_driver(ad71124_driver); + +MODULE_AUTHOR("Stefan Popa "); +MODULE_DESCRIPTION("Analog Devices AD7124 SPI driver"); +MODULE_LICENSE("GPL"); -- 2.7.4