Received: by 2002:ac0:98c7:0:0:0:0:0 with SMTP id g7-v6csp4539202imd; Tue, 30 Oct 2018 03:45:29 -0700 (PDT) X-Google-Smtp-Source: AJdET5fNnyZIw+SNSUVJk40H3gv8g1Yisp9hiLqtTVJWcfAvG6jLz91duby2GaKAf6S2h/rc1YYC X-Received: by 2002:a63:9a52:: with SMTP id e18mr14793812pgo.14.1540896329116; Tue, 30 Oct 2018 03:45:29 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1540896329; cv=none; d=google.com; s=arc-20160816; b=0WMsLRH9JbLuHlyFSxXA7CjJZUZpcN6zDBwPa7PPccHW5WYvG9UVQB7C3DQqopLWX+ F4R1JTRb6SW1FL1A8ZxJTVCSy6l/gQvjzD5Uc20WfdqG27yWZI3/TDCZl0AivKKP1zKh E+5AB2A0hnv13oR9+OX5DhlVVH6N0r9Hxp0Tz5Tvgl8nRvsZku67gm/X+9KFOmlPXjgi XV72lLZws+S/rphyUIZlsi0ftW1htzJOEdgYNqhwWTD2BUt0z3i+QEs37TIGwrmuUzkr rgu1sIA6NZkKUgf+7EHwu0byvSEIlo0isUml2vQ1YCIbd/Fta9s8Aj0nI0KjvsE7EWtD WdKg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from; bh=dCL1Me4WEVCUagGEuN+LJsJ2GpbYqH5nkklgvdYz1S0=; b=EMeeCwgnEcgEWCaIQbbLswyGjcN/uALZ1g7SmuSUi8AX5GMWbbufGej/EFXN47PoCj Y4g0xTiWEKAUx3h7qbH9IbRYzDdLY0+Z3S3CavZT9/ThgmYQlx9QBMnOKJNkM4x4Czk3 qXrkr1j0qnIx3gUonld/ZL9CdZvv9vpnck61z7mGJ5yB60NH5dmcM96T2F5B9UKs/2dh A7SCkSLYc9rcqURrFATSwp9HJzObqTvOoTA8WvUZfCG0kzAIeBKXHk/6mfNpNV28uzHm fNb3UEJPUhxUladcqi+WRwBTyqH4VtLZlg2dwtGUXaDRghJhQIlQ1IU4y+4NMDzBeKm5 rYNg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id d123-v6si22378918pgc.393.2018.10.30.03.45.12; Tue, 30 Oct 2018 03:45:29 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727427AbeJ3Ths (ORCPT + 99 others); Tue, 30 Oct 2018 15:37:48 -0400 Received: from relmlor3.renesas.com ([210.160.252.173]:9905 "EHLO relmlie2.idc.renesas.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1726692AbeJ3Ths (ORCPT ); Tue, 30 Oct 2018 15:37:48 -0400 Received: from unknown (HELO relmlir3.idc.renesas.com) ([10.200.68.153]) by relmlie2.idc.renesas.com with ESMTP; 30 Oct 2018 19:44:49 +0900 Received: from relmlii2.idc.renesas.com (relmlii2.idc.renesas.com [10.200.68.66]) by relmlir3.idc.renesas.com (Postfix) with ESMTP id 7821C95C4C; Tue, 30 Oct 2018 19:44:49 +0900 (JST) X-IronPort-AV: E=Sophos;i="5.54,444,1534777200"; d="scan'208";a="296394845" Received: from unknown (HELO vbox.ree.adwin.renesas.com) ([10.226.37.67]) by relmlii2.idc.renesas.com with ESMTP; 30 Oct 2018 19:44:46 +0900 From: Phil Edworthy To: Marc Zyngier , Thomas Gleixner , Jason Cooper , Rob Herring , Mark Rutland Cc: Geert Uytterhoeven , linux-renesas-soc@vger.kernel.org, linux-kernel@vger.kernel.org, Phil Edworthy , devicetree@vger.kernel.org Subject: [PATCH v2 0/2] irqchip: Add support for Renesas RZ/N1 GPIO interrupt multiplexer Date: Tue, 30 Oct 2018 10:44:36 +0000 Message-Id: <20181030104438.27827-1-phil.edworthy@renesas.com> X-Mailer: git-send-email 2.17.1 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On RZ/N1 devices, there are lots of GPIO interrupts that are multiplexed before getting to the GIC interrupt controller. Other than the multiplexing, there is no other logic applied to the signals. The multiplexing cannot be handled dynamically because there is another CPU that runs firmware. It's likely that the firmware will use some of these GPIO interrupts and so we don't want them to move around. Signed-off-by: Phil Edworthy --- v2: - Split DT bindings into separate patch. - Use interrupt-map to allow the GPIO controller info to be specified as part of the irq. - Don't show status in binding examples. - Don't show the soc/board split in binding doc. - Renamed struct and funcs from 'girq' to a more comprehenisble 'irqmux'. Phil Edworthy (2): dt-bindings/interrupt-controller: rzn1: Add RZ/N1 gpio irq mux binding irqchip: Add support for Renesas RZ/N1 GPIO interrupt multiplexer .../interrupt-controller/renesas,rzn1-mux.txt | 92 +++++++ drivers/irqchip/Kconfig | 10 + drivers/irqchip/Makefile | 1 + drivers/irqchip/rzn1-irq-mux.c | 235 ++++++++++++++++++ 4 files changed, 338 insertions(+) create mode 100644 Documentation/devicetree/bindings/interrupt-controller/renesas,rzn1-mux.txt create mode 100644 drivers/irqchip/rzn1-irq-mux.c -- 2.17.1