Received: by 2002:ac0:98c7:0:0:0:0:0 with SMTP id g7-v6csp1054735imd; Thu, 1 Nov 2018 09:31:54 -0700 (PDT) X-Google-Smtp-Source: AJdET5eYDf1PDDzqQI8XdOFrOrEZonyZO7ZsJxgQy8qHflOPIBV0U20+FV2pU+6cGAe9CtPvDcwK X-Received: by 2002:a17:902:4624:: with SMTP id o33-v6mr8369617pld.285.1541089913950; Thu, 01 Nov 2018 09:31:53 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1541089913; cv=none; d=google.com; s=arc-20160816; b=bd8X4D2mUHYWfhbC8q/ohUlPRDH561PpdJ6L4ySwxhxHTwyFEKBEOl+pnhns0F93wE O29xH2yp4R2wRoWP9ncf944DU7OMD9kTIacGUKNgZtL24bWVI/XugYb1Qi54bPe+Oa64 7mG3BrPXjmSfJEvBM4a2HBf0Gtu1e9J20fsPi4fxqBXPyMtBoODdKT1t7KJwz3FwepM0 YGmn7n0rmKLDKnZqFxfwk1sAkeWcDd9zMGo3QuXBBJ5UxFCnck74Wrv7RbvkKJIhRHb2 unYJYfxdhr15JeW2Py4sK1KH6TUEFWPq6onX53cTTAkFdIPXdU1riBfh8hi3L1ej38TU cn1Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=ByXfqiEtgb6DHY+32tsU32K7jaS+LLeF82KL09GE9xs=; b=P9dUD5mddacsiSWZwd41HmIXIADrdDt2oo6+ZGHbS1euqqa0PGuepKrtynTH/mq6dA nb9FOPn5YoVKW8iz5RCDUCQAZWcfgn9ryD62aiqJAODhXGOHxoXKlcAqkCfN6uK6gq+1 Q/EAMYJzERIESaiJz+ckbmtsDxms7nLeBYdk5fQYZgoOz+S6aU0CAaix99A1+zBEaJoy 87UYYYC++1GlIrlTF7YmBH9S8DnICCrSDGwKOtpYip4/4dYtcTfinmfRVCUL6lnxCOlX F2/qcQweiqSjGbAMrp+5pcYEG3N3RGfQDOiazsHhRVyUMjJSmH71cTmObHvhH9aUWuJO XsJw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id bg12-v6si30201056plb.319.2018.11.01.09.31.39; Thu, 01 Nov 2018 09:31:53 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729017AbeKBBey (ORCPT + 99 others); Thu, 1 Nov 2018 21:34:54 -0400 Received: from mail-sh2.amlogic.com ([58.32.228.45]:40999 "EHLO mail-sh2.amlogic.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728175AbeKBBex (ORCPT ); Thu, 1 Nov 2018 21:34:53 -0400 Received: from localhost.localdomain (10.18.11.217) by mail-sh2.amlogic.com (10.18.11.6) with Microsoft SMTP Server id 15.0.1320.4; Fri, 2 Nov 2018 00:31:06 +0800 From: Jianxin Pan To: Jerome Brunet , Neil Armstrong CC: Yixun Lan , Jianxin Pan , Kevin Hilman , Carlo Caione , Michael Turquette , Stephen Boyd , Rob Herring , Miquel Raynal , Boris Brezillon , Martin Blumenstingl , Liang Yang , Jian Hu , Qiufang Dai , Hanjie Lin , Victor Wan , , , , Subject: [PATCH v6 2/3] clk: meson: add DT documentation for emmc clock controller Date: Fri, 2 Nov 2018 00:30:54 +0800 Message-ID: <1541089855-19356-3-git-send-email-jianxin.pan@amlogic.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1541089855-19356-1-git-send-email-jianxin.pan@amlogic.com> References: <1541089855-19356-1-git-send-email-jianxin.pan@amlogic.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.18.11.217] Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Yixun Lan Document the MMC sub clock controller driver, the potential consumer of this driver is MMC or NAND. Also add four clock bindings IDs which provided by this driver. Reviewed-by: Rob Herring Signed-off-by: Yixun Lan Signed-off-by: Jianxin Pan --- .../devicetree/bindings/clock/amlogic,mmc-clkc.txt | 39 ++++++++++++++++++++++ include/dt-bindings/clock/amlogic,mmc-clkc.h | 17 ++++++++++ 2 files changed, 56 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/amlogic,mmc-clkc.txt create mode 100644 include/dt-bindings/clock/amlogic,mmc-clkc.h diff --git a/Documentation/devicetree/bindings/clock/amlogic,mmc-clkc.txt b/Documentation/devicetree/bindings/clock/amlogic,mmc-clkc.txt new file mode 100644 index 0000000..0f518e6 --- /dev/null +++ b/Documentation/devicetree/bindings/clock/amlogic,mmc-clkc.txt @@ -0,0 +1,39 @@ +* Amlogic MMC Sub Clock Controller Driver + +The Amlogic MMC clock controller generates and supplies clock to support +MMC and NAND controller + +Required Properties: + +- compatible: should be: + "amlogic,gx-mmc-clkc" + "amlogic,axg-mmc-clkc" + +- #clock-cells: should be 1. +- clocks: phandles to clocks corresponding to the clock-names property +- clock-names: list of parent clock names + - "clkin0", "clkin1" + +- reg: address of emmc sub clock register + +Example: Clock controller node: + +sd_mmc_c_clkc: clock-controller@7000 { + compatible = "amlogic,axg-mmc-clkc", "syscon"; + reg = <0x0 0x7000 0x0 0x4>; + #clock-cells = <1>; + + clock-names = "clkin0", "clkin1"; + clocks = <&clkc CLKID_SD_MMC_C_CLK0>, + <&clkc CLKID_FCLK_DIV2>; +}; + +sd_emmc_b_clkc: clock-controller@5000 { + compatible = "amlogic,axg-mmc-clkc", "syscon"; + reg = <0x0 0x5000 0x0 0x4>; + + #clock-cells = <1>; + clock-names = "clkin0", "clkin1"; + clocks = <&clkc CLKID_SD_EMMC_B_CLK0>, + <&clkc CLKID_FCLK_DIV2>; +}; diff --git a/include/dt-bindings/clock/amlogic,mmc-clkc.h b/include/dt-bindings/clock/amlogic,mmc-clkc.h new file mode 100644 index 0000000..162b949 --- /dev/null +++ b/include/dt-bindings/clock/amlogic,mmc-clkc.h @@ -0,0 +1,17 @@ +/* SPDX-License-Identifier: (GPL-2.0+ OR MIT) */ +/* + * Meson MMC sub clock tree IDs + * + * Copyright (c) 2018 Amlogic, Inc. All rights reserved. + * Author: Yixun Lan + */ + +#ifndef __MMC_CLKC_H +#define __MMC_CLKC_H + +#define CLKID_MMC_DIV 1 +#define CLKID_MMC_PHASE_CORE 2 +#define CLKID_MMC_PHASE_TX 3 +#define CLKID_MMC_PHASE_RX 4 + +#endif -- 1.9.1