Received: by 2002:ac0:98c7:0:0:0:0:0 with SMTP id g7-v6csp1839436imd; Sun, 4 Nov 2018 10:32:30 -0800 (PST) X-Google-Smtp-Source: AJdET5cP3hSwd48UW3evX4cB7aRHHoeRI18rMxjy4Yc4lHF7ifKK7GerEhyHoQQ/qFhH5y8ye+2K X-Received: by 2002:a17:902:7045:: with SMTP id h5-v6mr19199330plt.211.1541356350151; Sun, 04 Nov 2018 10:32:30 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1541356350; cv=none; d=google.com; s=arc-20160816; b=0a91V75n9WySe2s7uLOEmZ1XufY+fyzuCq1+xek5da8NGAoMpf8LR82hnJQe3ZzSZE cGQ/LB64T2yrNKaRtOZQUA+shcipyJ/jacegUchSdTU+Cc5A4lqEgzYlT/4501yEjprt Up0nOnzQux3Ryd9cqPT36j3CwLkYgsIaSzbHpY4QTzNbnNngUBcSdGqnQgovwpj3CNLG 8gTHUW15DilukhJuLTd/JJi9YOWw1rPxq1NPPm2w0xCDcBzq+QuTsOWm6gzraHcDvrsy Z7N9GlpiETzh1Sohm+GVBWhgmv6qFbNkXqxY+vWtuWPWop9Z2zXBAGVNrvDYdaKJjh3E Kt9g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject; bh=DFtMdyQFxp/mXnsEw0LfSOP9hOaCkzKAIUdKFBPznaI=; b=L3+6V7lfXZEGBdzr193MwRf7x8vPcxwf4BAsLjvwv7BzRHvapQU3LgmlYHLDXW9Nic z91rRa+vBCETldMJe6XLryxJOOL/mkI67Muw9C289W4+/i4HO03a5BdE1AW2bJ+ez7jD PaqKaV4aU7JZYTiVu79sa0FAdzdy97GTEpgayrQIDodugjAiZu/YIlcxsFbQq6r4TSnc nNQgzsLRHmClfKSoRAtuIG2jjKR2FOpbSMYoGLr12FbpW6LQHcfTgYSQND+naB38a977 QSkcUyklIJqnKSmjqrcO4bkUwHAzGZgTOBWaKWDkNuuUP9SCiyKFrKsKvuA8RXL3BkWF BBpg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id c21-v6si13023973pls.359.2018.11.04.10.32.15; Sun, 04 Nov 2018 10:32:30 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730290AbeKEA1r (ORCPT + 99 others); Sun, 4 Nov 2018 19:27:47 -0500 Received: from mail-sh2.amlogic.com ([58.32.228.45]:8755 "EHLO mail-sh2.amlogic.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1729708AbeKEA1q (ORCPT ); Sun, 4 Nov 2018 19:27:46 -0500 Received: from [192.168.0.111] (223.167.21.242) by mail-sh2.amlogic.com (10.18.11.6) with Microsoft SMTP Server (TLS) id 15.0.1320.4; Sun, 4 Nov 2018 23:12:17 +0800 Subject: Re: [PATCH v6 1/3] clk: meson: add emmc sub clock phase delay driver To: Stephen Boyd , Jerome Brunet , Neil Armstrong CC: Yixun Lan , Kevin Hilman , Carlo Caione , Michael Turquette , Rob Herring , Miquel Raynal , Boris Brezillon , Martin Blumenstingl , Liang Yang , Jian Hu , Qiufang Dai , Hanjie Lin , Victor Wan , , , , , References: <1541089855-19356-1-git-send-email-jianxin.pan@amlogic.com> <1541089855-19356-2-git-send-email-jianxin.pan@amlogic.com> <154130056376.88331.17004780065573288593@swboyd.mtv.corp.google.com> From: Jianxin Pan Message-ID: Date: Sun, 4 Nov 2018 23:12:17 +0800 User-Agent: Mozilla/5.0 (Windows NT 10.0; WOW64; rv:60.0) Gecko/20100101 Thunderbird/60.3.0 MIME-Version: 1.0 In-Reply-To: <154130056376.88331.17004780065573288593@swboyd.mtv.corp.google.com> Content-Type: text/plain; charset="utf-8" Content-Language: en-US Content-Transfer-Encoding: 7bit X-Originating-IP: [223.167.21.242] X-ClientProxiedBy: mail-sh2.amlogic.com (10.18.11.6) To mail-sh2.amlogic.com (10.18.11.6) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Stephen, Thanks for your review. Please see me comments below. On 2018/11/4 11:02, Stephen Boyd wrote: > Quoting Jianxin Pan (2018-11-01 09:30:53) >> diff --git a/drivers/clk/meson/clk-phase-delay.c b/drivers/clk/meson/clk-phase-delay.c >> new file mode 100644 >> index 0000000..83e74ed >> --- /dev/null >> +++ b/drivers/clk/meson/clk-phase-delay.c >> @@ -0,0 +1,66 @@ >> +// SPDX-License-Identifier: (GPL-2.0+ OR MIT) >> +/* >> + * Amlogic Meson MMC Sub Clock Controller Driver >> + * >> + * Copyright (c) 2017 Baylibre SAS. >> + * Author: Jerome Brunet >> + * >> + * Copyright (c) 2018 Amlogic, inc. >> + * Author: Yixun Lan >> + * Author: Jianxin Pan >> + */ >> + >> +#include >> +#include "clkc.h" >> + >> +static int meson_clk_phase_delay_get_phase(struct clk_hw *hw) >> +{ >> + struct clk_regmap *clk = to_clk_regmap(hw); >> + struct meson_clk_phase_delay_data *ph = >> + meson_clk_get_phase_delay_data(clk); > > Nitpick: Do this after declaring variables because it splits a line. OK. I will split the assignment into another line. Thank you. > >> + unsigned long period_ps, p, d; >> + int degrees; >> + >> + p = meson_parm_read(clk->map, &ph->phase); >> + degrees = p * 360 / (1 << (ph->phase.width)); > > Nitpick: Remove useless parenthesis. OK. I will remove them. > >> + >> + period_ps = DIV_ROUND_UP((unsigned long)NSEC_PER_SEC * 1000, > > Is the cast necessary? Yes, the cast can be droped. NSEC_PER_SEC is already defined wit type long. > >> + clk_hw_get_rate(hw)); >> + >> + d = meson_parm_read(clk->map, &ph->delay); >> + degrees += d * ph->delay_step_ps * 360 / period_ps; >> + degrees %= 360; >> + >> + return degrees; >> +} >> + >> +static int meson_clk_phase_delay_set_phase(struct clk_hw *hw, int degrees) >> +{ >> + struct clk_regmap *clk = to_clk_regmap(hw); >> + struct meson_clk_phase_delay_data *ph = >> + meson_clk_get_phase_delay_data(clk); >> + unsigned long period_ps, d = 0, r; >> + u64 p; >> + >> + p = degrees % 360; > > We don't allow phase to be larger than 360 so this isn't needed. OK, Thank you. > >> + period_ps = DIV_ROUND_UP((unsigned long)NSEC_PER_SEC * 1000, > > Drop the cast? OK. > >> + clk_hw_get_rate(hw)); >> + >> + /* First compute the phase index (p), the remainder (r) is the > > Nitpick: Please leave /* on it's own line. OK. > >> + * part we'll try to acheive using the delays (d). >> + */ >> + r = do_div(p, 360 / (1 << (ph->phase.width))); > > Drop useless parenthesis please. OK, I will fix it. Thank you. > >> + d = DIV_ROUND_CLOSEST(r * period_ps, >> + 360 * ph->delay_step_ps); >> + d = min(d, PMASK(ph->delay.width)); >> + >> + meson_parm_write(clk->map, &ph->phase, p); >> + meson_parm_write(clk->map, &ph->delay, d); >> + return 0; >> +} > > . >