Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp464518imu; Mon, 5 Nov 2018 03:57:43 -0800 (PST) X-Google-Smtp-Source: AJdET5fCyIbjEGXOl33t4sDqH58SRi0O7EQCYXjNegHKeuNkzYuwDgGXMut72UwEG0GGl0gvL9Zc X-Received: by 2002:a62:43cd:: with SMTP id l74-v6mr22417774pfi.240.1541419063673; Mon, 05 Nov 2018 03:57:43 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1541419063; cv=none; d=google.com; s=arc-20160816; b=zeul6ZIBBw+5i2pxpJyl16CNuM9Cl/9I2IIwoW9XXYx3tPx963GImemW6Ip1hE015n SaKyLfuH71g9pwrZV7Ay2A2l2NsqNZMR1Jv40Lr/XrT07cEXhBtMpyLhlSF0FLItpB8r BaG9KTwWPU6rHaCi/PPjLCwgZd3VxINxlezjtUQomCkqsKyVn6s1xw8fkQm3cb5R+klG TNXpy2TPHNvNy+aFiSChuyNgzUALPV6KCijfuODTohzCCEyARqlAFEoeveXJfXd0oOWD 4haEQj7u3Nh8o5RnP5v5HGYPZ58acQzeOuZsB5rOnMN7NRbIhuCkqaFQCPhyZVShwFMN UDbA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from; bh=FB4XBsPrM2Xgta/rs/k+KBUdLReyvXo1HtHoURMoXEM=; b=kPDpV3Oe6j0lOlovMp0uAscE/iaES9kBsMh3IJJINXAqWrz6bDMjTUUF6fcpLUBwwR m3NuHnC++wHLPYYFehMisSrPITOGdGb4QQDjTENzFjQYM+/l4djsUopWVoo9UmsYY8Lu px0IF5B1AarHEQ04q+2fj34jWf+QxaS0zRFdqGATSMnrJ/m4mV+mTgCrXFIjpP45YUky UL7eSRHkV7bdpYjzhaiZoPlWPmRC4q6BtgtSRyrbH8xwhfkTwPZlSek+Tf+B401jVkll azd9N4gEDPDF/aHhduVGWyifwwA2gPyn82gSlglnc0wibMa5EvvtQkPa047PdVoKaHtm +QlQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id x33-v6si35871598plb.49.2018.11.05.03.57.28; Mon, 05 Nov 2018 03:57:43 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729212AbeKEVPJ (ORCPT + 99 others); Mon, 5 Nov 2018 16:15:09 -0500 Received: from foss.arm.com ([217.140.101.70]:41778 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1729165AbeKEVPI (ORCPT ); Mon, 5 Nov 2018 16:15:08 -0500 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.72.51.249]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 4923615AB; Mon, 5 Nov 2018 03:55:46 -0800 (PST) Received: from en101.cambridge.arm.com (en101.cambridge.arm.com [10.1.196.93]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPA id A1CBC3F5BD; Mon, 5 Nov 2018 03:55:44 -0800 (PST) From: Suzuki K Poulose To: linux-arm-kernel@lists.infradead.org Cc: linux-kernel@vger.kernel.org, vladimir.murzin@arm.com, will.deacon@arm.com, catalin.marinas@arm.com, mark.rutland@arm.com, Suzuki K Poulose , Andrew Pinski , David Daney Subject: [PATCH 2/7] arm64: capabilities: Merge duplicate Cavium erratum entries Date: Mon, 5 Nov 2018 11:55:12 +0000 Message-Id: <1541418917-14219-3-git-send-email-suzuki.poulose@arm.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1541418917-14219-1-git-send-email-suzuki.poulose@arm.com> References: <1541418917-14219-1-git-send-email-suzuki.poulose@arm.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Merge duplicate entries for a single capability using the midr range list for Cavium errata 30115 and 27456. Cc: Andrew Pinski Cc: David Daney Cc: Will Deacon Cc: Catalin Marinas Signed-off-by: Suzuki K Poulose --- arch/arm64/include/asm/cputype.h | 2 ++ arch/arm64/kernel/cpu_errata.c | 50 +++++++++++++++++++--------------------- 2 files changed, 26 insertions(+), 26 deletions(-) diff --git a/arch/arm64/include/asm/cputype.h b/arch/arm64/include/asm/cputype.h index 12f93e4d..5de4f6a 100644 --- a/arch/arm64/include/asm/cputype.h +++ b/arch/arm64/include/asm/cputype.h @@ -151,6 +151,8 @@ struct midr_range { .rv_max = MIDR_CPU_VAR_REV(v_max, r_max), \ } +#define MIDR_REV_RANGE(m, v, r_min, r_max) MIDR_RANGE(m, v, r_min, v, r_max) +#define MIDR_REV(m, v, r) MIDR_RANGE(m, v, r, v, r) #define MIDR_ALL_VERSIONS(m) MIDR_RANGE(m, 0, 0, 0xf, 0xf) static inline bool is_midr_in_range(u32 midr, struct midr_range const *range) diff --git a/arch/arm64/kernel/cpu_errata.c b/arch/arm64/kernel/cpu_errata.c index c825bc0..7242e4c 100644 --- a/arch/arm64/kernel/cpu_errata.c +++ b/arch/arm64/kernel/cpu_errata.c @@ -570,6 +570,28 @@ static const struct midr_range arm64_harden_el2_vectors[] = { #endif +#ifdef CONFIG_CAVIUM_ERRATUM_27456 +static const struct midr_range cavium_erratum_27456_cpus[] = { + /* Cavium ThunderX, T88 pass 1.x - 2.1 */ + MIDR_RANGE(MIDR_THUNDERX, 0, 0, 1, 1), + /* Cavium ThunderX, T81 pass 1.0 */ + MIDR_REV(MIDR_THUNDERX_81XX, 0, 0), + {}, +}; +#endif + +#ifdef CONFIG_CAVIUM_ERRATUM_30115 +static const struct midr_range cavium_erratum_30115_cpus[] = { + /* Cavium ThunderX, T88 pass 1.x - 2.2 */ + MIDR_RANGE(MIDR_THUNDERX, 0, 0, 1, 2), + /* Cavium ThunderX, T81 pass 1.0 - 1.2 */ + MIDR_REV_RANGE(MIDR_THUNDERX_81XX, 0, 0, 2), + /* Cavium ThunderX, T83 pass 1.0 */ + MIDR_REV(MIDR_THUNDERX_83XX, 0, 0), + {}, +}; +#endif + const struct arm64_cpu_capabilities arm64_errata[] = { #if defined(CONFIG_ARM64_ERRATUM_826319) || \ defined(CONFIG_ARM64_ERRATUM_827319) || \ @@ -633,40 +655,16 @@ const struct arm64_cpu_capabilities arm64_errata[] = { #endif #ifdef CONFIG_CAVIUM_ERRATUM_27456 { - /* Cavium ThunderX, T88 pass 1.x - 2.1 */ .desc = "Cavium erratum 27456", .capability = ARM64_WORKAROUND_CAVIUM_27456, - ERRATA_MIDR_RANGE(MIDR_THUNDERX, - 0, 0, - 1, 1), - }, - { - /* Cavium ThunderX, T81 pass 1.0 */ - .desc = "Cavium erratum 27456", - .capability = ARM64_WORKAROUND_CAVIUM_27456, - ERRATA_MIDR_REV(MIDR_THUNDERX_81XX, 0, 0), + ERRATA_MIDR_RANGE_LIST(cavium_erratum_27456_cpus), }, #endif #ifdef CONFIG_CAVIUM_ERRATUM_30115 { - /* Cavium ThunderX, T88 pass 1.x - 2.2 */ .desc = "Cavium erratum 30115", .capability = ARM64_WORKAROUND_CAVIUM_30115, - ERRATA_MIDR_RANGE(MIDR_THUNDERX, - 0, 0, - 1, 2), - }, - { - /* Cavium ThunderX, T81 pass 1.0 - 1.2 */ - .desc = "Cavium erratum 30115", - .capability = ARM64_WORKAROUND_CAVIUM_30115, - ERRATA_MIDR_REV_RANGE(MIDR_THUNDERX_81XX, 0, 0, 2), - }, - { - /* Cavium ThunderX, T83 pass 1.0 */ - .desc = "Cavium erratum 30115", - .capability = ARM64_WORKAROUND_CAVIUM_30115, - ERRATA_MIDR_REV(MIDR_THUNDERX_83XX, 0, 0), + ERRATA_MIDR_RANGE_LIST(cavium_erratum_30115_cpus), }, #endif { -- 2.7.4