Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp1495626imu; Mon, 5 Nov 2018 22:44:19 -0800 (PST) X-Google-Smtp-Source: AJdET5d8FbS5nraRCq1O+cQ4niJIfUJ+1YfZbEgJI6HNhPUfIXmYID+NoJNjCnVS7VsRVRyBstb8 X-Received: by 2002:a65:4145:: with SMTP id x5-v6mr22632393pgp.309.1541486659575; Mon, 05 Nov 2018 22:44:19 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1541486659; cv=none; d=google.com; s=arc-20160816; b=IH7rU7yEOI73UVa9nsWk0FFoGyggwQGjvmeHjelHdizVbQ3zT6psFhl8GCke69SCus faXpX9i6KTjPaeGP/fzLP9w7tbi0hHkARwaSs3w5a63Zljm4yRH+TM5K8EjGf9Ny2Prn nke92LsdVFrzOR8wYnFemdT2sEXj87Q1Jciqg/9YkMDwSMILmvO7Ti07AciwI4tu2TlG Z0JHH63h1qw4u6MReNqiOk6pP+yNL2oK4iA/eOZ7n/fEgJBlfqqYEVvUpxXe7Gflj9dV R9nBMttnXVAjAuFyXFSmRjxxqiyr7zxmx4ZfoLBa2Lz0SWqivfEpIOMcJLMx+XVaT3bU V10w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=OHY+DzN2wTM0UVZxLCtyVD0gCWAtByZKZM95Fd7ABLE=; b=UIyp7gn0dWjfBwTvsOqAff9/dPtJdVYA0gfWg5OWXoUXQWE29IUfg36WGiBEOE8xaO SNO9/U6SmiaMeClQMzSJLBaoyd2wyfrtUfx/31nuVG+Z7gRNxNvWlzgy9AkPVFHW7rb0 B2iwnhoi76jhu13SkoY8w0HDCgAWaeoZpM91SVw66QKyz9v1N9R5020ZxYtdzvz7K9lM Y6LQXe3qMQ4ZasJIxWqMHZ0c25hkuLWpF3NF8Tq/DCq3aaz8U/vHC37eqnie9/bAIG9L k6voT6P6UeWYQQLQ07ybF+pexGxCMs/boPNSW2DIKYyjmo7Pp8RpFjN/mQotCRGH7K5x mZLA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 31-v6si17667458plz.181.2018.11.05.22.43.59; Mon, 05 Nov 2018 22:44:19 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2387835AbeKFQGR (ORCPT + 99 others); Tue, 6 Nov 2018 11:06:17 -0500 Received: from mailgw01.mediatek.com ([210.61.82.183]:29947 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S2387725AbeKFQGQ (ORCPT ); Tue, 6 Nov 2018 11:06:16 -0500 X-UUID: d3233966d40749e9acaf074ac6fa254c-20181106 X-UUID: d3233966d40749e9acaf074ac6fa254c-20181106 Received: from mtkcas09.mediatek.inc [(172.21.101.178)] by mailgw01.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 1571821500; Tue, 06 Nov 2018 14:42:26 +0800 Received: from MTKCAS06.mediatek.inc (172.21.101.30) by mtkmbs01n1.mediatek.inc (172.21.101.68) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Tue, 6 Nov 2018 14:42:23 +0800 Received: from mtkslt210.mediatek.inc (10.21.14.14) by MTKCAS06.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Tue, 6 Nov 2018 14:42:23 +0800 From: Weiyi Lu To: Matthias Brugger , Stephen Boyd , Rob Herring CC: James Liao , Fan Chen , , , , , , Weiyi Lu Subject: [PATCH v1 10/11] dt-bindings: soc: Add MT8183 power dt-bindings Date: Tue, 6 Nov 2018 14:42:05 +0800 Message-ID: <20181106064206.17535-12-weiyi.lu@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20181106064206.17535-1-weiyi.lu@mediatek.com> References: <20181106064206.17535-1-weiyi.lu@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add power dt-bindings for MT8183. Signed-off-by: Weiyi Lu --- .../bindings/soc/mediatek/scpsys.txt | 14 ++++++++++ include/dt-bindings/power/mt8183-power.h | 26 +++++++++++++++++++ 2 files changed, 40 insertions(+) create mode 100644 include/dt-bindings/power/mt8183-power.h diff --git a/Documentation/devicetree/bindings/soc/mediatek/scpsys.txt b/Documentation/devicetree/bindings/soc/mediatek/scpsys.txt index d6fe16f094af..b4728ce81c43 100644 --- a/Documentation/devicetree/bindings/soc/mediatek/scpsys.txt +++ b/Documentation/devicetree/bindings/soc/mediatek/scpsys.txt @@ -14,6 +14,7 @@ power/power_domain.txt. It provides the power domains defined in - include/dt-bindings/power/mt2701-power.h - include/dt-bindings/power/mt2712-power.h - include/dt-bindings/power/mt7622-power.h +- include/dt-bindings/power/mt8183-power.h Required properties: - compatible: Should be one of: @@ -24,18 +25,31 @@ Required properties: - "mediatek,mt7623-scpsys", "mediatek,mt2701-scpsys": For MT7623 SoC - "mediatek,mt7623a-scpsys": For MT7623A SoC - "mediatek,mt8173-scpsys" + - "mediatek,mt8183-scpsys" - #power-domain-cells: Must be 1 - reg: Address range of the SCPSYS unit - infracfg: must contain a phandle to the infracfg controller - clock, clock-names: clocks according to the common clock binding. These are clocks which hardware needs to be enabled before enabling certain power domains. + The new clock type "BASIC" belongs to the type above. + As to the new clock type "SUBSYS" needs to be + enabled before releasing bus protection. Required clocks for MT2701 or MT7623: "mm", "mfg", "ethif" Required clocks for MT2712: "mm", "mfg", "venc", "jpgdec", "audio", "vdec" Required clocks for MT6797: "mm", "mfg", "vdec" Required clocks for MT7622: "hif_sel" Required clocks for MT7622A: "ethif" Required clocks for MT8173: "mm", "mfg", "venc", "venc_lt" + Required clocks for MT8183: BASIC: "audio", "mfg", "mm", "cam", "isp", + "vpu", "vpu1", "vpu2", "vpu3" + SUBSYS: "mm-0", "mm-1", "mm-2", "mm-3", + "mm-4", "mm-5", "mm-6", "mm-7", + "mm-8", "mm-9", "isp-0", "isp-1", + "cam-0", "cam-1", "cam-2", "cam-3", + "cam-4", "cam-5", "cam-6", "vpu-0", + "vpu-1", "vpu-2", "vpu-3", "vpu-4", + "vpu-5" Optional properties: - vdec-supply: Power supply for the vdec power domain diff --git a/include/dt-bindings/power/mt8183-power.h b/include/dt-bindings/power/mt8183-power.h new file mode 100644 index 000000000000..5c0c8c7e3cd0 --- /dev/null +++ b/include/dt-bindings/power/mt8183-power.h @@ -0,0 +1,26 @@ +/* SPDX-License-Identifier: GPL-2.0 + * + * Copyright (c) 2018 MediaTek Inc. + * Author: Weiyi Lu + */ + +#ifndef _DT_BINDINGS_POWER_MT8183_POWER_H +#define _DT_BINDINGS_POWER_MT8183_POWER_H + +#define MT8183_POWER_DOMAIN_AUDIO 0 +#define MT8183_POWER_DOMAIN_CONN 1 +#define MT8183_POWER_DOMAIN_MFG_ASYNC 2 +#define MT8183_POWER_DOMAIN_MFG 3 +#define MT8183_POWER_DOMAIN_MFG_CORE0 4 +#define MT8183_POWER_DOMAIN_MFG_CORE1 5 +#define MT8183_POWER_DOMAIN_MFG_2D 6 +#define MT8183_POWER_DOMAIN_DISP 7 +#define MT8183_POWER_DOMAIN_CAM 8 +#define MT8183_POWER_DOMAIN_ISP 9 +#define MT8183_POWER_DOMAIN_VDEC 10 +#define MT8183_POWER_DOMAIN_VENC 11 +#define MT8183_POWER_DOMAIN_VPU_TOP 12 +#define MT8183_POWER_DOMAIN_VPU_CORE0 13 +#define MT8183_POWER_DOMAIN_VPU_CORE1 14 + +#endif /* _DT_BINDINGS_POWER_MT8183_POWER_H */ -- 2.18.0