Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp1955388imu; Tue, 6 Nov 2018 06:58:26 -0800 (PST) X-Google-Smtp-Source: AJdET5fi1tcxkVjK9T0zBwikdAnilDe2e3NEO6ngve7gCCY9j7B1ZczyJAD6gipEJ1mlGIT9FVl/ X-Received: by 2002:a63:2b01:: with SMTP id r1mr23714440pgr.432.1541516306033; Tue, 06 Nov 2018 06:58:26 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1541516305; cv=none; d=google.com; s=arc-20160816; b=sRYopzLRIUhnuliCS2R0+itirmXw2tbgwfi4r1CE9kuAd16pQO9/81qa4bC9JyMN4o r9tZ+B5AdX5gTtTsgmzJMlqM1+AqcoAuQpNPdnWwdhMYyTohWOBtno9oruo5N68fUVm2 +9wDzUthsaq/8LouSbuYs4boF6Acjyt0vf2FZnCbTHW5sSTgnQqW8Z0anDBj30SGSVHK LkPJhuG2gMPYiUSAvhKJ8kwqNvJzw4U1T4s0CxlAhuSGntTkINi4UWVW5OfwjtDoYeJY Fp2Zaq6Ke+JDzuRzKtsQ+xnYzAGAjm3eTmVFolVZteIiKCTBdz7OdLWHGSqmKknWWF1h RIfg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature; bh=egmGYpAgTbHSpOTm02WOveYiiWODWwGKRSLoXnPf65M=; b=oqReq2UXXSrMuyuMOpbabRxoNxd/+S6hHfD5+SHd7r9n53pCA/hiirqHKbdRZYFwjZ CNfSUETgCM9p2OoVCDYD9YoZDJz42O2uu6mVOxyZhdZFVZ+htKDveqzRIY//Zn9BrUU8 f8TOiwbKVJolE6Cf0fKdTEqF0DFFEweYaSefDUtjRY5zi2dNxeWOeysOGo6ptscm7PZk 1vKrvq4SD5aDIdnTvWvbcsnvy5i4sRrXROHkxoEpuggcd66kJMeuyKnV1vtzWBLOGytd 7lahrN331TXgSly2mOTLsrIrCTkUp7BIZGRjCJ4z0LRQVcqbsrxyNb/wJvD3T2IKXU5q sQig== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@baylibre-com.20150623.gappssmtp.com header.s=20150623 header.b="Xn01n/gq"; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 144si20277534pga.322.2018.11.06.06.58.10; Tue, 06 Nov 2018 06:58:25 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@baylibre-com.20150623.gappssmtp.com header.s=20150623 header.b="Xn01n/gq"; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2389136AbeKGAXV (ORCPT + 99 others); Tue, 6 Nov 2018 19:23:21 -0500 Received: from mail-wm1-f67.google.com ([209.85.128.67]:35803 "EHLO mail-wm1-f67.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2388851AbeKGAXU (ORCPT ); Tue, 6 Nov 2018 19:23:20 -0500 Received: by mail-wm1-f67.google.com with SMTP id t15-v6so4405514wmt.0 for ; Tue, 06 Nov 2018 06:57:42 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=baylibre-com.20150623.gappssmtp.com; s=20150623; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=egmGYpAgTbHSpOTm02WOveYiiWODWwGKRSLoXnPf65M=; b=Xn01n/gqLasPNJCE8sDuqGymux87hCPUphuthmmEtKnIxlGkkX2dkGwHt7LcM5lTtS A1Ie7csB7BWNmTSrK+uaVZRi2BUENVGlq71uB3HPRS8Df6aE5RPYYuLHTl2kMfgFPYlK ku5SD7Ic6fUc9o/wKdvdAtREE5h+KAeRmxlYY55w4R80UNiV/4i0C8T8hSWGUWqatiyW xqrf6KwkS3JovMLKJtmz3VJ6cFV5oP+lJH9aWb8Kg/rMd8d6lIQug50iNFSqRMV3usMF KF+mZ76N3T2XtC70QNdbUcpNNVgoehNAvDfIT0kNZ61xF22CfQK1fq2AA3h/DXyWYlgV MOuw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=egmGYpAgTbHSpOTm02WOveYiiWODWwGKRSLoXnPf65M=; b=Owg0PVO2EIZXvvU5oiG9797UqINyiJ8fo1Mq5A6ZI/5PqSYO1TC6fVHPtX9N5N6yDm OjPrOkY3x5MrGDXcPIx1gtNlSkanf2ES8+eYCmTuvCiG3P8jfw4QWACO2uToklC4lEBx SsSMwNjaRslgtjxTv9wSOV2cr0P1coG0cz5bUDkuqgz4hBUn5jlUdYXmbcLXXo/rK4nx ngweFaUAeZrhel7o7zRJsHCfLolDC8zK5GZVGpvMubNtyNPyVcYBRvGvPsy2h5TuoFl1 jhvNGiyFII1Kyz3IdqcDwsgUg+j0Wgkua8Fl+OsKkmG2w1XTzfqrZDimvRTssCQfNgll 6EiA== X-Gm-Message-State: AGRZ1gII5Qz99gxbkRyktkX0X5kcnNkc+5YZfnJYOZeKMhG+fTj7gdwt pujgZlmj33QDwO7bSlzezQIjMEHOJuo= X-Received: by 2002:a1c:880e:: with SMTP id k14-v6mr2357830wmd.88.1541516261808; Tue, 06 Nov 2018 06:57:41 -0800 (PST) Received: from bender.baylibre.local ([90.63.244.31]) by smtp.gmail.com with ESMTPSA id y131-v6sm1825375wmc.16.2018.11.06.06.57.41 (version=TLS1_2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Tue, 06 Nov 2018 06:57:41 -0800 (PST) From: Neil Armstrong To: jbrunet@baylibre.com Cc: Neil Armstrong , linux-clk@vger.kernel.org, linux-amlogic@lists.infradead.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org Subject: [PATCH v2 2/4] clk: meson-gxbb: Fix HDMI PLL for GXL SoCs Date: Tue, 6 Nov 2018 15:57:35 +0100 Message-Id: <1541516257-16157-3-git-send-email-narmstrong@baylibre.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1541516257-16157-1-git-send-email-narmstrong@baylibre.com> References: <1541516257-16157-1-git-send-email-narmstrong@baylibre.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org In an attempt to better describe the HDMI PLL, a single DCO clock was left for GXBB and GXL, but the GXL DCO does not have a pre-multiplier. This patch adds back a GXL specific HDMI PLL DCO with xtal as parent. Fixes: 87173557d2f6 ("clk: meson: clk-pll: remove od parameters") Signed-off-by: Neil Armstrong --- drivers/clk/meson/gxbb.c | 51 ++++++++++++++++++++++++++++++++++++++++++++++-- 1 file changed, 49 insertions(+), 2 deletions(-) diff --git a/drivers/clk/meson/gxbb.c b/drivers/clk/meson/gxbb.c index 9309cfa..0fd354b 100644 --- a/drivers/clk/meson/gxbb.c +++ b/drivers/clk/meson/gxbb.c @@ -199,6 +199,52 @@ static struct clk_regmap gxbb_hdmi_pll_dco = { }, }; +static struct clk_regmap gxl_hdmi_pll_dco = { + .data = &(struct meson_clk_pll_data){ + .en = { + .reg_off = HHI_HDMI_PLL_CNTL, + .shift = 30, + .width = 1, + }, + .m = { + .reg_off = HHI_HDMI_PLL_CNTL, + .shift = 0, + .width = 9, + }, + .n = { + .reg_off = HHI_HDMI_PLL_CNTL, + .shift = 9, + .width = 5, + }, + .frac = { + .reg_off = HHI_HDMI_PLL_CNTL2, + .shift = 0, + .width = 12, + }, + .l = { + .reg_off = HHI_HDMI_PLL_CNTL, + .shift = 31, + .width = 1, + }, + .rst = { + .reg_off = HHI_HDMI_PLL_CNTL, + .shift = 28, + .width = 1, + }, + }, + .hw.init = &(struct clk_init_data){ + .name = "hdmi_pll_dco", + .ops = &meson_clk_pll_ro_ops, + .parent_names = (const char *[]){ "xtal" }, + .num_parents = 1, + /* + * Display directly handle hdmi pll registers ATM, we need + * NOCACHE to keep our view of the clock as accurate as possible + */ + .flags = CLK_GET_RATE_NOCACHE, + }, +}; + static struct clk_regmap gxbb_hdmi_pll_od = { .data = &(struct clk_regmap_div_data){ .offset = HHI_HDMI_PLL_CNTL2, @@ -2089,7 +2135,7 @@ static struct clk_hw_onecell_data gxl_hw_onecell_data = { [CLKID_GEN_CLK_DIV] = &gxbb_gen_clk_div.hw, [CLKID_GEN_CLK] = &gxbb_gen_clk.hw, [CLKID_FIXED_PLL_DCO] = &gxbb_fixed_pll_dco.hw, - [CLKID_HDMI_PLL_DCO] = &gxbb_hdmi_pll_dco.hw, + [CLKID_HDMI_PLL_DCO] = &gxl_hdmi_pll_dco.hw, [CLKID_HDMI_PLL_OD] = &gxl_hdmi_pll_od.hw, [CLKID_HDMI_PLL_OD2] = &gxl_hdmi_pll_od2.hw, [CLKID_SYS_PLL_DCO] = &gxbb_sys_pll_dco.hw, @@ -2104,6 +2150,7 @@ static struct clk_regmap *const gxbb_clk_regmaps[] = { &gxbb_hdmi_pll, &gxbb_hdmi_pll_od, &gxbb_hdmi_pll_od2, + &gxbb_hdmi_pll_dco, }; static struct clk_regmap *const gxl_clk_regmaps[] = { @@ -2111,6 +2158,7 @@ static struct clk_regmap *const gxl_clk_regmaps[] = { &gxl_hdmi_pll, &gxl_hdmi_pll_od, &gxl_hdmi_pll_od2, + &gxl_hdmi_pll_dco, }; static struct clk_regmap *const gx_clk_regmaps[] = { @@ -2266,7 +2314,6 @@ static struct clk_regmap *const gx_clk_regmaps[] = { &gxbb_gen_clk_div, &gxbb_gen_clk, &gxbb_fixed_pll_dco, - &gxbb_hdmi_pll_dco, &gxbb_sys_pll_dco, &gxbb_gp0_pll, }; -- 2.7.4