Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp3986629imu; Mon, 12 Nov 2018 04:02:47 -0800 (PST) X-Google-Smtp-Source: AJdET5fzg1bgxtVfTgYOOHtNnf4nUqft2/h/mcDJ2dWExtwhbAGOreO6KwSig+znkzKvLy6FEnnP X-Received: by 2002:a62:5343:: with SMTP id h64-v6mr626482pfb.226.1542024167030; Mon, 12 Nov 2018 04:02:47 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1542024166; cv=none; d=google.com; s=arc-20160816; b=kZJODlbAE5fwAOlDi2L868CLx2e+7NJsnpXw+YJNyRUXoD5ROANy3cSBEnm66YbPm/ i+B9yyVVPT1ihgtG6RrLnTfncMejQOieWSW77VkHkrDwaWDeBLw+JO+SLpN4eX2lIbtC +8fCWW9ztUiC+smtKUSLz35ZitxWkYzep8vEv5Jx3/W6lUVrTRwk/toJQfebDCUUxQ7K UvnLHHTLOG0GqjiKfeOFcupGw3hfcg+7SeV2zEgwq6ztfa54cF97+XXdQfEpHgBAlVSG XKsGvQ50+r23dNfBL7WggO3Rel3OKXc543b6qv6Zx07HZ2s+4xZC8k5BNqNr/RLeABs5 1B+Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from; bh=Mw8/4aLS1ek0tiM9WB1yW8UxqJkxsXseeOxm8piQcYk=; b=SFPKFwgkY2uC5TGuZjOMOpYPRFCh443s3Id2E8H07b55ijCI107aPlmzfFPmKHE4a1 qTn8Zfrs6zOkqGP4EoKsVN3jERw7tChwLA/kxa8RNiMxQ4OjCjLLSvad1f5A5TQWZok6 frv2hBYVqi8YwI/FKf3ZfZiRZEz0IkKLCCungzhonHi3V4JJjTW5Ur+gzxcfGmiA3mU7 jjjtQq/TD4vs6IMteiEWoAeRY2lpnqi2mYcSGcD1hAFkD8PJL78PpAKOFCVN1mSOHKXk I01+6kZW6iG1fe/daT/Y/gz++vM43EIToyT4Ou6eHo+tm2ga58QPI0kt62olMJIBqDo+ Eibg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id w3-v6si7024351plb.154.2018.11.12.04.02.12; Mon, 12 Nov 2018 04:02:46 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729595AbeKLVub (ORCPT + 99 others); Mon, 12 Nov 2018 16:50:31 -0500 Received: from usa-sjc-mx-foss1.foss.arm.com ([217.140.101.70]:34524 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1729569AbeKLVua (ORCPT ); Mon, 12 Nov 2018 16:50:30 -0500 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.72.51.249]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 313831650; Mon, 12 Nov 2018 03:57:34 -0800 (PST) Received: from e112298-lin.cambridge.arm.com (usa-sjc-imap-foss1.foss.arm.com [10.72.51.249]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPA id 386B83F5A0; Mon, 12 Nov 2018 03:57:32 -0800 (PST) From: Julien Thierry To: linux-arm-kernel@lists.infradead.org Cc: linux-kernel@vger.kernel.org, daniel.thompson@linaro.org, joel@joelfernandes.org, marc.zyngier@arm.com, christoffer.dall@arm.com, james.morse@arm.com, catalin.marinas@arm.com, will.deacon@arm.com, Julien Thierry , Suzuki K Poulose Subject: [PATCH v6 03/24] arm64: cpufeature: Add cpufeature for IRQ priority masking Date: Mon, 12 Nov 2018 11:56:54 +0000 Message-Id: <1542023835-21446-4-git-send-email-julien.thierry@arm.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1542023835-21446-1-git-send-email-julien.thierry@arm.com> References: <1542023835-21446-1-git-send-email-julien.thierry@arm.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add a cpufeature indicating whether a cpu supports masking interrupts by priority. The feature will be properly enabled in a later patch. Signed-off-by: Julien Thierry Cc: Catalin Marinas Cc: Will Deacon Cc: Marc Zyngier Cc: Suzuki K Poulose --- arch/arm64/include/asm/cpucaps.h | 3 ++- arch/arm64/include/asm/cpufeature.h | 6 ++++++ arch/arm64/kernel/cpufeature.c | 23 +++++++++++++++++++++++ 3 files changed, 31 insertions(+), 1 deletion(-) diff --git a/arch/arm64/include/asm/cpucaps.h b/arch/arm64/include/asm/cpucaps.h index 6e2d254..f367e5c 100644 --- a/arch/arm64/include/asm/cpucaps.h +++ b/arch/arm64/include/asm/cpucaps.h @@ -54,7 +54,8 @@ #define ARM64_HAS_CRC32 33 #define ARM64_SSBS 34 #define ARM64_WORKAROUND_1188873 35 +#define ARM64_HAS_IRQ_PRIO_MASKING 36 -#define ARM64_NCAPS 36 +#define ARM64_NCAPS 37 #endif /* __ASM_CPUCAPS_H */ diff --git a/arch/arm64/include/asm/cpufeature.h b/arch/arm64/include/asm/cpufeature.h index 7e2ec64..a6e063f 100644 --- a/arch/arm64/include/asm/cpufeature.h +++ b/arch/arm64/include/asm/cpufeature.h @@ -514,6 +514,12 @@ static inline bool system_supports_cnp(void) cpus_have_const_cap(ARM64_HAS_CNP); } +static inline bool system_supports_irq_prio_masking(void) +{ + return IS_ENABLED(CONFIG_ARM64_PSEUDO_NMI) && + cpus_have_const_cap(ARM64_HAS_IRQ_PRIO_MASKING); +} + #define ARM64_SSBD_UNKNOWN -1 #define ARM64_SSBD_FORCE_DISABLE 0 #define ARM64_SSBD_KERNEL 1 diff --git a/arch/arm64/kernel/cpufeature.c b/arch/arm64/kernel/cpufeature.c index 03a9d96..1b5b553 100644 --- a/arch/arm64/kernel/cpufeature.c +++ b/arch/arm64/kernel/cpufeature.c @@ -1145,6 +1145,14 @@ static void cpu_clear_disr(const struct arm64_cpu_capabilities *__unused) } #endif /* CONFIG_ARM64_RAS_EXTN */ +#ifdef CONFIG_ARM64_PSEUDO_NMI +static bool can_use_gic_priorities(const struct arm64_cpu_capabilities *entry, + int scope) +{ + return false; +} +#endif + static const struct arm64_cpu_capabilities arm64_features[] = { { .desc = "GIC system register CPU interface", @@ -1368,6 +1376,21 @@ static void cpu_clear_disr(const struct arm64_cpu_capabilities *__unused) .cpu_enable = cpu_enable_cnp, }, #endif +#ifdef CONFIG_ARM64_PSEUDO_NMI + { + /* + * Depends on having GICv3 + */ + .desc = "IRQ priority masking", + .capability = ARM64_HAS_IRQ_PRIO_MASKING, + .type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE, + .matches = can_use_gic_priorities, + .sys_reg = SYS_ID_AA64PFR0_EL1, + .field_pos = ID_AA64PFR0_GIC_SHIFT, + .sign = FTR_UNSIGNED, + .min_field_value = 1, + }, +#endif {}, }; -- 1.9.1