Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp7953341imu; Thu, 15 Nov 2018 04:20:19 -0800 (PST) X-Google-Smtp-Source: AJdET5flf+VZIHqVUPQFwCYonc9QJ6ftfcNE3slRr4Z3GVy2aLmZpDYUSlWgeHm9ZxjtR6exWzWe X-Received: by 2002:a17:902:4401:: with SMTP id k1mr3546894pld.307.1542284419662; Thu, 15 Nov 2018 04:20:19 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1542284419; cv=none; d=google.com; s=arc-20160816; b=F2N4yksqv+ow032/ac4CKV8GxPFzb5hm9v8c0cSNdJDE3qsXPPlgqHKz6snSRzqeS/ i8chEbwFtFJ6YzvmSPSfu+Yzksim7na2yBlZSTAvJxOQ6TC2ISR+KO/sKP7B5CTX4E/V b+QdVo2a+dw47AOIxs/3XHljYbZd6x7p3UF2VRFUf3/cTwlL2IkseSzl1DZvdyJuzQAR /xaJt8ut6Q/GNfJQgqO9yzjA0poNckUmaTr/QkEe4dvF2D3blZ5Yufum2mxyxN5iTpLI 3ErSTxcYGAr/B7ZS5aYUz4bwtuSX8l8vnXQWwpd+5ouibsKv4YP45vCwRB7CQ+72e5Ju /ZEw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=ByXfqiEtgb6DHY+32tsU32K7jaS+LLeF82KL09GE9xs=; b=t8tTR2+kgX5LPX/KU9O18VE/JXpxRFb4mzaH8qR8pEDqVtVfI9by26aaPWy8euw90u vPDCUrijZ7607MMq4KDZgBdK+8e1TP+sPCMjtyLSSGl0QkLmNCxTq2bIVrNk/OxAbV6U sb1KSlu5SMLSdsDOdQOckjDP5aOdupTKFE3ohEjgzSBUjcqIkixUSBz5Dec6Gm2D1vDx IaHWNSzH7P2v3ZCRJg7wsE1XrgY9sRmxeyBRVX4ww4g6O65h5gvr4kMLVL75sVKdGhpC l/KDn1dj/2ALCK0Pchm+R9nNpzVpM0zyMSxGcVgSX/dyXVaUVSh6KzVPnViC/5XIq+1k TAvg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 32-v6si26538799pgu.30.2018.11.15.04.20.05; Thu, 15 Nov 2018 04:20:19 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2388273AbeKOW0e (ORCPT + 99 others); Thu, 15 Nov 2018 17:26:34 -0500 Received: from mail-sh2.amlogic.com ([58.32.228.45]:23175 "EHLO mail-sh2.amlogic.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2387833AbeKOW0c (ORCPT ); Thu, 15 Nov 2018 17:26:32 -0500 Received: from localhost.localdomain (10.18.11.217) by mail-sh2.amlogic.com (10.18.11.6) with Microsoft SMTP Server id 15.0.1320.4; Thu, 15 Nov 2018 20:18:50 +0800 From: Jianxin Pan To: Jerome Brunet , Neil Armstrong CC: Yixun Lan , Jianxin Pan , Kevin Hilman , Carlo Caione , Michael Turquette , Stephen Boyd , Rob Herring , Miquel Raynal , Boris Brezillon , Martin Blumenstingl , Liang Yang , Jian Hu , Qiufang Dai , Hanjie Lin , Victor Wan , , , , Subject: [PATCH v7 2/4] clk: meson: add DT documentation for emmc clock controller Date: Thu, 15 Nov 2018 20:18:30 +0800 Message-ID: <1542284312-55418-3-git-send-email-jianxin.pan@amlogic.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1542284312-55418-1-git-send-email-jianxin.pan@amlogic.com> References: <1542284312-55418-1-git-send-email-jianxin.pan@amlogic.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.18.11.217] Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Yixun Lan Document the MMC sub clock controller driver, the potential consumer of this driver is MMC or NAND. Also add four clock bindings IDs which provided by this driver. Reviewed-by: Rob Herring Signed-off-by: Yixun Lan Signed-off-by: Jianxin Pan --- .../devicetree/bindings/clock/amlogic,mmc-clkc.txt | 39 ++++++++++++++++++++++ include/dt-bindings/clock/amlogic,mmc-clkc.h | 17 ++++++++++ 2 files changed, 56 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/amlogic,mmc-clkc.txt create mode 100644 include/dt-bindings/clock/amlogic,mmc-clkc.h diff --git a/Documentation/devicetree/bindings/clock/amlogic,mmc-clkc.txt b/Documentation/devicetree/bindings/clock/amlogic,mmc-clkc.txt new file mode 100644 index 0000000..0f518e6 --- /dev/null +++ b/Documentation/devicetree/bindings/clock/amlogic,mmc-clkc.txt @@ -0,0 +1,39 @@ +* Amlogic MMC Sub Clock Controller Driver + +The Amlogic MMC clock controller generates and supplies clock to support +MMC and NAND controller + +Required Properties: + +- compatible: should be: + "amlogic,gx-mmc-clkc" + "amlogic,axg-mmc-clkc" + +- #clock-cells: should be 1. +- clocks: phandles to clocks corresponding to the clock-names property +- clock-names: list of parent clock names + - "clkin0", "clkin1" + +- reg: address of emmc sub clock register + +Example: Clock controller node: + +sd_mmc_c_clkc: clock-controller@7000 { + compatible = "amlogic,axg-mmc-clkc", "syscon"; + reg = <0x0 0x7000 0x0 0x4>; + #clock-cells = <1>; + + clock-names = "clkin0", "clkin1"; + clocks = <&clkc CLKID_SD_MMC_C_CLK0>, + <&clkc CLKID_FCLK_DIV2>; +}; + +sd_emmc_b_clkc: clock-controller@5000 { + compatible = "amlogic,axg-mmc-clkc", "syscon"; + reg = <0x0 0x5000 0x0 0x4>; + + #clock-cells = <1>; + clock-names = "clkin0", "clkin1"; + clocks = <&clkc CLKID_SD_EMMC_B_CLK0>, + <&clkc CLKID_FCLK_DIV2>; +}; diff --git a/include/dt-bindings/clock/amlogic,mmc-clkc.h b/include/dt-bindings/clock/amlogic,mmc-clkc.h new file mode 100644 index 0000000..162b949 --- /dev/null +++ b/include/dt-bindings/clock/amlogic,mmc-clkc.h @@ -0,0 +1,17 @@ +/* SPDX-License-Identifier: (GPL-2.0+ OR MIT) */ +/* + * Meson MMC sub clock tree IDs + * + * Copyright (c) 2018 Amlogic, Inc. All rights reserved. + * Author: Yixun Lan + */ + +#ifndef __MMC_CLKC_H +#define __MMC_CLKC_H + +#define CLKID_MMC_DIV 1 +#define CLKID_MMC_PHASE_CORE 2 +#define CLKID_MMC_PHASE_TX 3 +#define CLKID_MMC_PHASE_RX 4 + +#endif -- 1.9.1