Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp1657679imu; Sun, 18 Nov 2018 06:19:55 -0800 (PST) X-Google-Smtp-Source: AJdET5fjbO110WBgvI2AuuWFfAKs/7knU+qdwVrs5paoN1jG2wRnshI1Z3QRjbr0wgXp3UoWESPW X-Received: by 2002:a17:902:2bc5:: with SMTP id l63-v6mr18754668plb.241.1542550795781; Sun, 18 Nov 2018 06:19:55 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1542550795; cv=none; d=google.com; s=arc-20160816; b=eJu4+yAQf94HunZTaRdg0X7rz64ZUv78kXoNsTZ2BnfbMmTe51NWUsArJiqu2JidFE hNuPsxM/D3c2TEPVzkFZZl+TCHJBJD6Uadq2lkPJ/AvvOsDMTwl99fV8RbdD12cpk26a bh/WKgj1D/HaqoQ98i8l2G3himxqfQq66j20Oo2QB4Bkg3eXkCX3lf9mxUlC3lJglk/j 9nI+fMUk1AyDAQErnC1s93wVE9Qm6u8xp20dzhKXFJ6rkzigbXieMWuDruh1F0/0muIZ cLdphtzzK64e70y75fCJ0+hAdtCAhZJNV0JXSPBaRaQgzxgJ/q8sXGta2G2rCB1FzxiV K4qw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature; bh=nean5KzGgPTYBSLoLsUHGS7++gBG6XLbIiW5iStY59w=; b=tLfBlGsYRY9+zcbOnjMZV9U2kd+eZuGQDk5RZSu2UuSXeuOOv2bI9e7EllABFZ/3Rq KP8PabfJHiDv+Rcuv5SNKsE4pSXOwczvaP3j0eQ1LbaDYWLmLvXkTyIKHP7QpcXNqDKf e54eAgxMv4sBUKuz+bcQY+MeloHMOAPPFxccdE1fSeaoqTalLKu2D7s2xCvW7DE9YsLj LNPkoQXWlvKeB5GiBIYCXVoB0iUPVOwp7xZ34kdT3U9Sbpg6FfhNkuoKHSIz9RawrckR XK51x18ptcRPqur0/uYTuLOyK2mQj5KBNIzdIqEWDx3zPId7hdTFL7oTDcphGK4M9UmM ex2g== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=HvriUcWC; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id s9si36565008pgv.397.2018.11.18.06.19.40; Sun, 18 Nov 2018 06:19:55 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=HvriUcWC; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728100AbeKSAjW (ORCPT + 99 others); Sun, 18 Nov 2018 19:39:22 -0500 Received: from mail-wm1-f65.google.com ([209.85.128.65]:52111 "EHLO mail-wm1-f65.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726643AbeKSAjL (ORCPT ); Sun, 18 Nov 2018 19:39:11 -0500 Received: by mail-wm1-f65.google.com with SMTP id w7-v6so2814319wmc.1; Sun, 18 Nov 2018 06:18:43 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=nean5KzGgPTYBSLoLsUHGS7++gBG6XLbIiW5iStY59w=; b=HvriUcWCC1wIt+abC5mLh8VIQy2I8AKBrmdZ4fxQ3R2eu5mbi10Ipz+Up+4V4oID1Z SogoTJbVxxpzdmdI16iI7CltDBXNiwG9eHseqwD5x0+sbFGGESE7Lqnpk2rAWZ7kEasL xEoV9+TGHf0RBMFC1fGChpXVkbSkKZndqQPAhmYkzZved9Ns+4E+ugi0UsaJp/SCE1eG XI5OrhDbx0rNopaPKSXtcTS9GgVwMZ8pTWQe2dCtq/X+1v7lAPgp/NEIZ36xlI2OLa1i CPSzoWNYp+f0O2pvOs1llvzShq9+V6DeaMIONImYlEboswmKS5HpraJJSZ8or7/+m47V 1Xiw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=nean5KzGgPTYBSLoLsUHGS7++gBG6XLbIiW5iStY59w=; b=IifwRZD5G9HSkEb+e5YQmtriWFDj/z0HhepXsGbkOiWiV0Q8YxQjjU90aZlsKQWvMm I6O/ZeLGYuiS4BbJQK0By1t4myB4Vjd1Bhqrix9xj8Zr+aHtvnVCeQmX4m5RdRH7V3Zf EVLzfoD2o0dLG6DnEFtaelVeQyPL/+u0yYo0ztddO05wJVUo4+or/0xueHCMQSRWQGOa DOSb0wA7ydy/VJ5m2ks/lkBuqB/CV5KajuaMqtFl96IulRNEH3f6l7HeShtdJOUR2PNG yF74lhVPys/yPqq7YdDma9qamKAJDMSBmVdBWdC0vj15IVWUd5MMzFFj5BHyMMnLuwUY dfIA== X-Gm-Message-State: AGRZ1gI02lkxEXrevn7Ba+67sT8emvJ5MHfFccgSzIrJDL+mutj1vGfC kIufHqS1NwaSOUMup8xGOimHsn2+etk= X-Received: by 2002:a1c:b102:: with SMTP id a2-v6mr4542183wmf.101.1542550722544; Sun, 18 Nov 2018 06:18:42 -0800 (PST) Received: from ThinkPad.home ([185.219.176.209]) by smtp.gmail.com with ESMTPSA id d4sm29814412wrp.89.2018.11.18.06.18.40 (version=TLS1_2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Sun, 18 Nov 2018 06:18:42 -0800 (PST) From: Mesih Kilinc To: devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, linux-clk@vger.kernel.org, linux-gpio@vger.kernel.org, linux-sunxi@googlegroups.com Cc: Mesih Kilinc , Maxime Ripard , Chen-Yu Tsai , Russell King , Daniel Lezcano , Marc Zyngier , Linus Walleij , Icenowy Zheng , Rob Herring , Julian Calaby , Mesih Kilinc Subject: [RFC PATCH v2 13/14] ARM: dts: suniv: add initial DTSI file for F1C100s Date: Sun, 18 Nov 2018 17:17:12 +0300 Message-Id: X-Mailer: git-send-email 2.7.4 In-Reply-To: References: Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org F1C100s is one product with the suniv die, which has a 32MiB co-packaged DDR1 DRAM chip. As we have the support for suniv pin controller and CCU now, add a initial DTSI for it. Signed-off-by: Icenowy Zheng Signed-off-by: Mesih Kilinc --- arch/arm/boot/dts/suniv-f1c100s.dtsi | 158 +++++++++++++++++++++++++++++++++++ 1 file changed, 158 insertions(+) create mode 100644 arch/arm/boot/dts/suniv-f1c100s.dtsi diff --git a/arch/arm/boot/dts/suniv-f1c100s.dtsi b/arch/arm/boot/dts/suniv-f1c100s.dtsi new file mode 100644 index 0000000..d98f658 --- /dev/null +++ b/arch/arm/boot/dts/suniv-f1c100s.dtsi @@ -0,0 +1,158 @@ +// SPDX-License-Identifier: (GPL-2.0+ OR X11) +/* + * Copyright 2018 Icenowy Zheng + * Copyright 2018 Mesih Kilinc + */ + +#include +#include + +/ { + #address-cells = <1>; + #size-cells = <1>; + interrupt-parent = <&intc>; + + clocks { + #address-cells = <1>; + #size-cells = <1>; + ranges; + + osc24M: clk-24M { + #clock-cells = <0>; + compatible = "fixed-clock"; + clock-frequency = <24000000>; + clock-output-names = "osc24M"; + }; + + osc32k: clk-32k { + #clock-cells = <0>; + compatible = "fixed-clock"; + clock-frequency = <32768>; + clock-output-names = "osc32k"; + }; + + fake100M: clk-100M { + #clock-cells = <0>; + compatible = "fixed-clock"; + clock-frequency = <100000000>; + clock-output-names = "fake-100M"; + }; + }; + + cpus { + #address-cells = <0>; + #size-cells = <0>; + + cpu { + compatible = "arm,arm926ej-s"; + device_type = "cpu"; + }; + }; + + soc { + compatible = "simple-bus"; + #address-cells = <1>; + #size-cells = <1>; + ranges; + + sram-controller@1c00000 { + compatible = "allwinner,sun4i-a10-sram-controller"; + reg = <0x01c00000 0x30>; + #address-cells = <1>; + #size-cells = <1>; + ranges; + + sram_d: sram@10000 { + compatible = "mmio-sram"; + reg = <0x00010000 0x1000>; + #address-cells = <1>; + #size-cells = <1>; + ranges = <0 0x00010000 0x1000>; + + otg_sram: sram-section@0 { + compatible = "allwinner,sun4i-a10-sram-d"; + reg = <0x0000 0x1000>; + status = "disabled"; + }; + }; + }; + + ccu: clock@1c20000 { + compatible = "allwinner,suniv-f1c100s-ccu"; + reg = <0x01c20000 0x400>; + clocks = <&osc24M>, <&osc32k>; + clock-names = "hosc", "losc"; + #clock-cells = <1>; + #reset-cells = <1>; + }; + + intc: interrupt-controller@1c20400 { + compatible = "allwinner,suniv-f1c100s-ic"; + reg = <0x01c20400 0x400>; + interrupt-controller; + #interrupt-cells = <1>; + }; + + pio: pinctrl@1c20800 { + compatible = "allwinner,suniv-f1c100s-pinctrl"; + reg = <0x01c20800 0x400>; + interrupts = <38>, <39>, <40>; + clocks = <&ccu CLK_BUS_PIO>, <&osc24M>, <&osc32k>; + clock-names = "apb", "hosc", "losc"; + gpio-controller; + interrupt-controller; + #interrupt-cells = <3>; + #gpio-cells = <3>; + + uart0_pins_a: uart-pins-pe { + pins = "PE0", "PE1"; + function = "uart0"; + }; + }; + + timer@1c20c00 { + compatible = "allwinner,suniv-f1c100s-timer"; + reg = <0x01c20c00 0x90>; + interrupts = <13>; + clocks = <&osc24M>; + }; + + wdt: watchdog@1c20ca0 { + compatible = "allwinner,sun6i-a31-wdt"; + reg = <0x01c20ca0 0x20>; + }; + + uart0: serial@1c25000 { + compatible = "snps,dw-apb-uart"; + reg = <0x01c25000 0x400>; + interrupts = <1>; + reg-shift = <2>; + reg-io-width = <4>; + clocks = <&ccu CLK_BUS_UART0>; + resets = <&ccu RST_BUS_UART0>; + status = "disabled"; + }; + + uart1: serial@1c25400 { + compatible = "snps,dw-apb-uart"; + reg = <0x01c25400 0x400>; + interrupts = <2>; + reg-shift = <2>; + reg-io-width = <4>; + clocks = <&ccu CLK_BUS_UART1>; + resets = <&ccu RST_BUS_UART1>; + status = "disabled"; + }; + + uart2: serial@1c25800 { + compatible = "snps,dw-apb-uart"; + reg = <0x01c25800 0x400>; + interrupts = <3>; + reg-shift = <2>; + reg-io-width = <4>; + clocks = <&ccu CLK_BUS_UART2>; + resets = <&ccu RST_BUS_UART2>; + status = "disabled"; + }; + }; +}; -- 2.7.4