Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp2955366imu; Mon, 19 Nov 2018 08:35:00 -0800 (PST) X-Google-Smtp-Source: AJdET5e7L8CsPzPI7bup5wnR3rXLVuqCUibo7+XlbEr003uXy/QrVtDaVMCQycJdS/WzVXBgnPGc X-Received: by 2002:a63:5320:: with SMTP id h32mr20687273pgb.414.1542645300287; Mon, 19 Nov 2018 08:35:00 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1542645300; cv=none; d=google.com; s=arc-20160816; b=kS2CKGrvDTK3/MVQb5mDGbUZmXHfkwfPgqgHN/2eP53+dDFg/Yi5uguS1znJjYQPHK 8L8JdJ8X1zID88Bk3luyVnbT77qUdXLsAkN32WBTS84GO35bCjAo2GZ1qXmNooCAG1M+ h1eLl8ryqPfD2e1f+4WYOJAkWlz62Zc+VCJ6zpMpeEabxAc0vf/GaZoU1eS6+c0SqhNR sOK4bGXXg4zOAHoW2fYqVutaKIneWEvgcMRxEVYneguHZbQc8iA6LbgYpC0l53BCpSyT TaT2sfAQuOSoylkd0xE6hBvhjtdNUTWRngCgvCQlYMe2P7VH3c+zYAeCKmKGh5FRLQXD CDeQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=QRsZrLgWD7+YZ3LIHPa++k9RWoFxgLC1w98H/22/CsE=; b=u+yL+XrvV4g45Wm4vPVMdbGWl73BOVIbaWgIClGUs7FqDXuaSdIrUVqaLVx7ks2nBr ZnTbn7r5R4Fw8up8LqlCcTgyKrS6Kwnq3ogZqZlwz22YIOUxKr3Ur/hEWmQ+0I+U1p0x kis69zC0RVpO5gL5b/fY9FdGj3+0sCwdiR/kG4+mMsSGulfLjjPdkbrBYbWW0YKWDF2b PPRYWrZ18zUPXYDlZH1qDsJgt0cog78vStRqTiVVcTywZkPUXTgy4XNfBaW6Ti+Q/xK7 CiqwJSY84zBn4g/bDkU+7Y8YrUWVAALEzx0kocwS0uRLDo8zo4cas4KMIHDPa78B8ul7 O92w== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=gsIKubNQ; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id o195si15946393pfg.106.2018.11.19.08.34.42; Mon, 19 Nov 2018 08:35:00 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=gsIKubNQ; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1731067AbeKTC51 (ORCPT + 99 others); Mon, 19 Nov 2018 21:57:27 -0500 Received: from mail.kernel.org ([198.145.29.99]:56088 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1730241AbeKTC50 (ORCPT ); Mon, 19 Nov 2018 21:57:26 -0500 Received: from localhost (5356596B.cm-6-7b.dynamic.ziggo.nl [83.86.89.107]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id C92512086A; Mon, 19 Nov 2018 16:33:17 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1542645198; bh=LvAgt+iDQxS4nHAqYeZ+A9KBSvSiEwv5WR8r2efUBU4=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=gsIKubNQHiHpnibA74XBm8z+978ekAXWYQQIgg/yUIsNQylSOpeyDQBq401aROzgs u/Z/QbDNwoHTECdlwKVHDwTApVxXEWVqSXj188QgLDK+TkFBGpcKXnf/CqYw1U5a7d 4VspeEGyUakpBziSYEf+HVkthxsva4GJHPR74OgQ= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Huacai Chen , Paul Burton , Ralf Baechle , James Hogan , linux-mips@linux-mips.org, Fuxin Zhang , Zhangjin Wu , Huacai Chen , Sasha Levin Subject: [PATCH 4.19 074/205] MIPS: Loongson-3: Fix CPU UART irq delivery problem Date: Mon, 19 Nov 2018 17:26:21 +0100 Message-Id: <20181119162630.126177349@linuxfoundation.org> X-Mailer: git-send-email 2.19.1 In-Reply-To: <20181119162616.586062722@linuxfoundation.org> References: <20181119162616.586062722@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.19-stable review patch. If anyone has any objections, please let me know. ------------------ [ Upstream commit d06f8a2f1befb5a3d0aa660ab1c05e9b744456ea ] Masking/unmasking the CPU UART irq in CP0_Status (and redirecting it to other CPUs) may cause interrupts be lost, especially in multi-package machines (Package-0's UART irq cannot be delivered to others). So make mask_loongson_irq() and unmask_loongson_irq() be no-ops. The original problem (UART IRQ may deliver to any core) is also because of masking/unmasking the CPU UART irq in CP0_Status. So it is safe to remove all of the stuff. Signed-off-by: Huacai Chen Signed-off-by: Paul Burton Patchwork: https://patchwork.linux-mips.org/patch/20433/ Cc: Ralf Baechle Cc: James Hogan Cc: linux-mips@linux-mips.org Cc: Fuxin Zhang Cc: Zhangjin Wu Cc: Huacai Chen Signed-off-by: Sasha Levin --- arch/mips/loongson64/loongson-3/irq.c | 43 ++------------------------- 1 file changed, 3 insertions(+), 40 deletions(-) diff --git a/arch/mips/loongson64/loongson-3/irq.c b/arch/mips/loongson64/loongson-3/irq.c index cbeb20f9fc95..2e115ab66a00 100644 --- a/arch/mips/loongson64/loongson-3/irq.c +++ b/arch/mips/loongson64/loongson-3/irq.c @@ -102,45 +102,8 @@ static struct irqaction cascade_irqaction = { .name = "cascade", }; -static inline void mask_loongson_irq(struct irq_data *d) -{ - clear_c0_status(0x100 << (d->irq - MIPS_CPU_IRQ_BASE)); - irq_disable_hazard(); - - /* Workaround: UART IRQ may deliver to any core */ - if (d->irq == LOONGSON_UART_IRQ) { - int cpu = smp_processor_id(); - int node_id = cpu_logical_map(cpu) / loongson_sysconf.cores_per_node; - int core_id = cpu_logical_map(cpu) % loongson_sysconf.cores_per_node; - u64 intenclr_addr = smp_group[node_id] | - (u64)(&LOONGSON_INT_ROUTER_INTENCLR); - u64 introuter_lpc_addr = smp_group[node_id] | - (u64)(&LOONGSON_INT_ROUTER_LPC); - - *(volatile u32 *)intenclr_addr = 1 << 10; - *(volatile u8 *)introuter_lpc_addr = 0x10 + (1<irq == LOONGSON_UART_IRQ) { - int cpu = smp_processor_id(); - int node_id = cpu_logical_map(cpu) / loongson_sysconf.cores_per_node; - int core_id = cpu_logical_map(cpu) % loongson_sysconf.cores_per_node; - u64 intenset_addr = smp_group[node_id] | - (u64)(&LOONGSON_INT_ROUTER_INTENSET); - u64 introuter_lpc_addr = smp_group[node_id] | - (u64)(&LOONGSON_INT_ROUTER_LPC); - - *(volatile u32 *)intenset_addr = 1 << 10; - *(volatile u8 *)introuter_lpc_addr = 0x10 + (1<irq - MIPS_CPU_IRQ_BASE)); - irq_enable_hazard(); -} +static inline void mask_loongson_irq(struct irq_data *d) { } +static inline void unmask_loongson_irq(struct irq_data *d) { } /* For MIPS IRQs which shared by all cores */ static struct irq_chip loongson_irq_chip = { @@ -183,7 +146,7 @@ void __init mach_init_irq(void) chip->irq_set_affinity = plat_set_irq_affinity; irq_set_chip_and_handler(LOONGSON_UART_IRQ, - &loongson_irq_chip, handle_level_irq); + &loongson_irq_chip, handle_percpu_irq); /* setup HT1 irq */ setup_irq(LOONGSON_HT1_IRQ, &cascade_irqaction); -- 2.17.1