Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp2981947imu; Mon, 19 Nov 2018 08:57:42 -0800 (PST) X-Google-Smtp-Source: AJdET5fXIoPswH6MCCAXbNn2O5V51wzFy+ib30vFl/t5rpVvINZ6gpn24N6O72a/vl0yvFuL0Lt7 X-Received: by 2002:a62:1d87:: with SMTP id d129-v6mr23218969pfd.47.1542646662864; Mon, 19 Nov 2018 08:57:42 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1542646662; cv=none; d=google.com; s=arc-20160816; b=ZX1TL6aiLx4Q7vdCLSe1Zm1hwTAkSHWEpnFnP8HQCefL4Cmh+4CKqf2a6TJDuasyyL TCpRRZPQC0PSpZNAg6TfvUw3txNuHg3rlCzhs71dyYIYEiC4gv4Ps7/1/X8gVF1BpbGg Z2KOjlB/NEQZ5HOk7e8sKHlOLnbUWx2xuKTKnhJ2sxejxeVxNfWyPgFjHHrrchxgeUka ZEnHVmHunN4q7I7zn0SAxQB+1NayPbXP0fqosO9lGh4BcYcul5MeJS9c8TAx+N0Rccgg ddPBNTEzVId50v1Wdn2kEllyqk2dniBw+KVBBD5TDJeRjrsvaKYWfusS+XlzA8nnaayH 6Rew== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=9ivN6dveI8tWni8MlkTsspIlc2iMHApYGjfRI91EsAw=; b=eLR/3maD/DSAiZMpTj6uCdxYqmQJGRaqUlOoiPBMf8T3eARve400vkFPnfdBJkVuvv rKHVays01NJiR6p9/INlnkMjFOh6VTAq7wb9yVK/BqVp81bXH90N5gNi1162oOEwnWay qgZxMEq37WK47l26ab6IzpJtm6tjUbfQrX+ld8qMEOLAFibBTfX487pmpkTRL8AHwWh3 hBZ+kZ9wAhMei3OPyjZ7xKiHXpdQbeC7d6ge+nMnyzlE7KpmHrsG7R0CGUgltTZVVSEt BUx6KIN2yCu+KErM7MO1cDKqCbjuyRVjgHwd/Rie0evXTIAVVxycyc7rf+Bf3XjrXxzt CeyA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=IZGtmNmo; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id f34si30742566pgm.318.2018.11.19.08.57.28; Mon, 19 Nov 2018 08:57:42 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=IZGtmNmo; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2404377AbeKTDVE (ORCPT + 99 others); Mon, 19 Nov 2018 22:21:04 -0500 Received: from mail.kernel.org ([198.145.29.99]:60624 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2403836AbeKTDVE (ORCPT ); Mon, 19 Nov 2018 22:21:04 -0500 Received: from localhost (5356596B.cm-6-7b.dynamic.ziggo.nl [83.86.89.107]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id C62BF206BA; Mon, 19 Nov 2018 16:56:48 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1542646609; bh=+qGfQBVfBdFEVH1m4TMAR18SLCh64O/vrjkCSJyLNgc=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=IZGtmNmopCvQt8MWJSfhAO7gL89KYugFWN2itz0c6aLovmqYnXoFBCGyR+/zs/v42 8vhWgXU3VSat4Gp8dB8l6hBHuTkJwAoRcJdOSrZpYGxfgOihPdoRocDP+MtAbmH5YN 873il14bfOaSoPPqQm0RqhJtqc3LMpe6+r1HdPmc= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Yu Zhao , Ulf Hansson , Sasha Levin Subject: [PATCH 4.4 022/160] mmc: sdhci-pci-o2micro: Add quirk for O2 Micro dev 0x8620 rev 0x01 Date: Mon, 19 Nov 2018 17:27:41 +0100 Message-Id: <20181119162632.680245783@linuxfoundation.org> X-Mailer: git-send-email 2.19.1 In-Reply-To: <20181119162630.031306128@linuxfoundation.org> References: <20181119162630.031306128@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.4-stable review patch. If anyone has any objections, please let me know. ------------------ From: Yu Zhao [ Upstream commit 5169894982bb67486d93cc1e10151712bb86bcb6 ] This device reports SDHCI_CLOCK_INT_STABLE even though it's not ready to take SDHCI_CLOCK_CARD_EN. The symptom is that reading SDHCI_CLOCK_CONTROL after enabling the clock shows absence of the bit from the register (e.g. expecting 0x0000fa07 = 0x0000fa03 | SDHCI_CLOCK_CARD_EN but only observed the first operand). mmc1: Timeout waiting for hardware cmd interrupt. mmc1: sdhci: ============ SDHCI REGISTER DUMP =========== mmc1: sdhci: Sys addr: 0x00000000 | Version: 0x00000603 mmc1: sdhci: Blk size: 0x00000000 | Blk cnt: 0x00000000 mmc1: sdhci: Argument: 0x00000000 | Trn mode: 0x00000000 mmc1: sdhci: Present: 0x01ff0001 | Host ctl: 0x00000001 mmc1: sdhci: Power: 0x0000000f | Blk gap: 0x00000000 mmc1: sdhci: Wake-up: 0x00000000 | Clock: 0x0000fa03 mmc1: sdhci: Timeout: 0x00000000 | Int stat: 0x00000000 mmc1: sdhci: Int enab: 0x00ff0083 | Sig enab: 0x00ff0083 mmc1: sdhci: AC12 err: 0x00000000 | Slot int: 0x00000000 mmc1: sdhci: Caps: 0x25fcc8bf | Caps_1: 0x00002077 mmc1: sdhci: Cmd: 0x00000000 | Max curr: 0x005800c8 mmc1: sdhci: Resp[0]: 0x00000000 | Resp[1]: 0x00000000 mmc1: sdhci: Resp[2]: 0x00000000 | Resp[3]: 0x00000000 mmc1: sdhci: Host ctl2: 0x00000008 mmc1: sdhci: ADMA Err: 0x00000000 | ADMA Ptr: 0x00000000 mmc1: sdhci: ============================================ The problem happens during wakeup from S3. Adding a delay quirk after power up reliably fixes the problem. Signed-off-by: Yu Zhao Signed-off-by: Ulf Hansson Signed-off-by: Sasha Levin Signed-off-by: Greg Kroah-Hartman --- drivers/mmc/host/sdhci-pci-o2micro.c | 3 +++ 1 file changed, 3 insertions(+) --- a/drivers/mmc/host/sdhci-pci-o2micro.c +++ b/drivers/mmc/host/sdhci-pci-o2micro.c @@ -334,6 +334,9 @@ int sdhci_pci_o2_probe(struct sdhci_pci_ pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch); break; case PCI_DEVICE_ID_O2_SEABIRD0: + if (chip->pdev->revision == 0x01) + chip->quirks |= SDHCI_QUIRK_DELAY_AFTER_POWER; + /* fall through */ case PCI_DEVICE_ID_O2_SEABIRD1: /* UnLock WP */ ret = pci_read_config_byte(chip->pdev,