Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp3229681imu; Sat, 24 Nov 2018 00:37:01 -0800 (PST) X-Google-Smtp-Source: AFSGD/V8eANqZvQY5/Q3PTdaZcnGDwk4kHnBU77+kaf+wXeuOhmN5PeSIGshTdZo/IyfgcjKSrnF X-Received: by 2002:a63:5407:: with SMTP id i7mr17119882pgb.413.1543048621069; Sat, 24 Nov 2018 00:37:01 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1543048621; cv=none; d=google.com; s=arc-20160816; b=y0r/YsOAjMo4CF7xBD08MUnGcOyXEscNlnkIbHBCQwR8n3PFKDy2zN/Nf6FL7mfojn HDnM7FZaZvyeZRY/KXvJy75+sqvwibUhboxIobYpwjTm/du5NoqkbTLlgHzLCPAreJSm lWBqwOKAo3OlEsFpXh6PQ7XGXGPsVxrgFLDa7k4ZoxLk8g1MuiVkR1/Tmic7et8/u5TM EXEX6zABSp0MArwmD6wjFnJvEvHRfnkzi2NxSjVxzg2xv3IR4gzWFDkfFqeXRroO6GAy VT0QAYUf+8oqt7N8gNoir3jRf3gtp1ltLD+HcFup7gvwAGm9FG9VoHdJuI+THAI1OO6E 7nkA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=hRwzJui7JXCYZ9SXpK8fMetqN4Gbx/CxMcYRIT2itHI=; b=vJDZuI52oWCjpVB3SCJZN4R6S7jAAp+7dww0Go0zQIzwqshZgq4mwavmPWlU1aWlR2 aQ1eoRv3qgkvWgccPxQr2lCkGXX9rVav5adg9qrOg1ZdT10fASBu5VRXC+p5ONTqToPJ VZ1A1bwHhf71UA82ipOL2jPIrCuOTB2JsVFXLyYEDpdy5nJ0zjZSClOuxRmpl2sEKSFz zwBGdenUZ2H3K1TLSZcUl6mYB565qkt6uxmAwQipmZr51i4OlWoD88kQ+4nAOEeHigmV ntEBBkVboR2eNAgXERF8Z7rabMIae88SPP+kXdWednwmvD/dARN1aOJH8AVtQbf9I0sg CaUg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@baylibre-com.20150623.gappssmtp.com header.s=20150623 header.b=tjweE7Ep; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id h3-v6si56659993pld.424.2018.11.24.00.36.46; Sat, 24 Nov 2018 00:37:01 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@baylibre-com.20150623.gappssmtp.com header.s=20150623 header.b=tjweE7Ep; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2504592AbeKXAqt (ORCPT + 99 others); Fri, 23 Nov 2018 19:46:49 -0500 Received: from mail-wm1-f66.google.com ([209.85.128.66]:54141 "EHLO mail-wm1-f66.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2388620AbeKXAqs (ORCPT ); Fri, 23 Nov 2018 19:46:48 -0500 Received: by mail-wm1-f66.google.com with SMTP id y1so8768234wmi.3 for ; Fri, 23 Nov 2018 06:02:27 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=baylibre-com.20150623.gappssmtp.com; s=20150623; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=hRwzJui7JXCYZ9SXpK8fMetqN4Gbx/CxMcYRIT2itHI=; b=tjweE7EpOl32Cs3oJOzuoqRXuKPUhx8vxKksg3ErtZf5Gu0V7HtT6sSsWDQ8VtcJKZ +JfBgWXuFC41H3Cxj6DIRXEFb7nfx487VE8O9O+Wv7LazKR9znP95iFqtL0o0j9vd7w1 Oj/GEjdbrggT3fbDCGb93IBk+VR1O3osYalRpF5M1g7VCrYVNx6y6cWN077HL1FZheST HGvdWYpFQVlywCUJ+EacTdekAENECX7Da1KWPePna1gvfMkFVn9fNcg5P/eTygLISJeI Fhjtysr4pF3QRrOufHesDAh2Ms8XJGZz2Hg2+z/N3j8kRdrCKEwtb9op/9K622E3TxGt 024g== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=hRwzJui7JXCYZ9SXpK8fMetqN4Gbx/CxMcYRIT2itHI=; b=SRTLuGBlDl1OAy1NJZ+/Lr72OQWqrffCkxPo++J2p99xc1pgRKxLaEKeSB2V2rJZt+ AqeL/5LxR/sUYExrM7x1f/vjFTqojM8fTHXueCWwHOitlGY131V23JA+DDGiaBVU0c3J 74WJBxyo4fmlltvu9e1u1qCuw5UlQYAehphiwCY9qj0yICG/pm+9CzPVh27sfbdQII1z tCCRcfp04MnHVMlhc1S0lH1BrtvTu5cUmGLATFpHMPwQWxUKED+o1h5pHNlt8jDeRcdb IpMNSNYiZontjRWo4AXeQoSzhM8ryVcKvHfPeJht/5XD4NQA78pZDPatk4CaB0Sv2JsX fStQ== X-Gm-Message-State: AGRZ1gLiY+NyyUM8QdfKp8913I4WisMMKg0jbO59nn6BAEwHIinb7r3W WzuI0T2URaSfkIgknavsED6akQ== X-Received: by 2002:a7b:c110:: with SMTP id w16mr13846970wmi.71.1542981746596; Fri, 23 Nov 2018 06:02:26 -0800 (PST) Received: from bender.baylibre.local (lmontsouris-657-1-212-31.w90-63.abo.wanadoo.fr. [90.63.244.31]) by smtp.gmail.com with ESMTPSA id x8sm15172185wrd.53.2018.11.23.06.02.24 (version=TLS1_2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Fri, 23 Nov 2018 06:02:25 -0800 (PST) From: Neil Armstrong To: architt@codeaurora.org, a.hajda@samsung.com, Laurent.pinchart@ideasonboard.com Cc: Neil Armstrong , dri-devel@lists.freedesktop.org, linux-amlogic@lists.infradead.org, linux-kernel@vger.kernel.org, Nickey Yang , Huicong Xu Subject: [PATCH RFC 1/8] drm/bridge: dw-hdmi: Add SCDC and TMDS Scrambling support Date: Fri, 23 Nov 2018 15:02:14 +0100 Message-Id: <20181123140221.15700-2-narmstrong@baylibre.com> X-Mailer: git-send-email 2.19.1 In-Reply-To: <20181123140221.15700-1-narmstrong@baylibre.com> References: <20181123140221.15700-1-narmstrong@baylibre.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add support for SCDC Setup for TMDS Clock > 3.4GHz and enable TMDS Scrambling when supported or mandatory. This patch also adds an helper to setup the control bit to support the hight TMDS Bit Period/TMDS Clock-Period Ratio as required with TMDS Clock > 3.4GHz for HDMI2.0 3840x2160@60/50 modes. These changes were based on work done by Huicong Xu and Nickey Yang to support HDMI2.0 modes on the Rockchip 4.4 BSP kernel at [1] [1] https://github.com/rockchip-linux/kernel/tree/release-4.4 Cc: Nickey Yang Cc: Huicong Xu Signed-off-by: Neil Armstrong --- drivers/gpu/drm/bridge/synopsys/dw-hdmi.c | 45 +++++++++++++++++++++-- drivers/gpu/drm/bridge/synopsys/dw-hdmi.h | 1 + include/drm/bridge/dw_hdmi.h | 1 + 3 files changed, 44 insertions(+), 3 deletions(-) diff --git a/drivers/gpu/drm/bridge/synopsys/dw-hdmi.c b/drivers/gpu/drm/bridge/synopsys/dw-hdmi.c index 5971976284bf..523508af70b0 100644 --- a/drivers/gpu/drm/bridge/synopsys/dw-hdmi.c +++ b/drivers/gpu/drm/bridge/synopsys/dw-hdmi.c @@ -28,6 +28,7 @@ #include #include #include +#include #include #include @@ -1015,6 +1016,20 @@ void dw_hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data, } EXPORT_SYMBOL_GPL(dw_hdmi_phy_i2c_write); +void dw_hdmi_set_high_tmds_clock_ratio(struct dw_hdmi *hdmi) +{ + unsigned long mtmdsclock = hdmi->hdmi_data.video_mode.mpixelclock; + + /* Control for TMDS Bit Period/TMDS Clock-Period Ratio */ + if (hdmi->connector.display_info.hdmi.scdc.supported) { + if (mtmdsclock > 340000000) + drm_scdc_set_high_tmds_clock_ratio(hdmi->ddc, 1); + else + drm_scdc_set_high_tmds_clock_ratio(hdmi->ddc, 0); + } +} +EXPORT_SYMBOL_GPL(dw_hdmi_set_high_tmds_clock_ratio); + static void dw_hdmi_phy_enable_powerdown(struct dw_hdmi *hdmi, bool enable) { hdmi_mask_writeb(hdmi, !enable, HDMI_PHY_CONF0, @@ -1340,11 +1355,12 @@ static void hdmi_tx_hdcp_config(struct dw_hdmi *hdmi) static void hdmi_config_AVI(struct dw_hdmi *hdmi, struct drm_display_mode *mode) { + bool is_hdmi2_sink = hdmi->connector.display_info.hdmi.scdc.supported; struct hdmi_avi_infoframe frame; u8 val; /* Initialise info frame from DRM mode */ - drm_hdmi_avi_infoframe_from_display_mode(&frame, mode, false); + drm_hdmi_avi_infoframe_from_display_mode(&frame, mode, is_hdmi2_sink); if (hdmi_bus_fmt_is_yuv444(hdmi->hdmi_data.enc_out_bus_format)) frame.colorspace = HDMI_COLORSPACE_YUV444; @@ -1503,7 +1519,8 @@ static void hdmi_config_vendor_specific_infoframe(struct dw_hdmi *hdmi, static void hdmi_av_composer(struct dw_hdmi *hdmi, const struct drm_display_mode *mode) { - u8 inv_val; + u8 inv_val, bytes; + struct drm_hdmi_info *hdmi_info = &hdmi->connector.display_info.hdmi; struct hdmi_vmode *vmode = &hdmi->hdmi_data.video_mode; int hblank, vblank, h_de_hs, v_de_vs, hsync_len, vsync_len; unsigned int vdisplay; @@ -1513,7 +1530,9 @@ static void hdmi_av_composer(struct dw_hdmi *hdmi, dev_dbg(hdmi->dev, "final pixclk = %d\n", vmode->mpixelclock); /* Set up HDMI_FC_INVIDCONF */ - inv_val = (hdmi->hdmi_data.hdcp_enable ? + inv_val = (hdmi->hdmi_data.hdcp_enable || + vmode->mpixelclock > 340000000 || + hdmi_info->scdc.scrambling.low_rates ? HDMI_FC_INVIDCONF_HDCP_KEEPOUT_ACTIVE : HDMI_FC_INVIDCONF_HDCP_KEEPOUT_INACTIVE); @@ -1562,6 +1581,26 @@ static void hdmi_av_composer(struct dw_hdmi *hdmi, vsync_len /= 2; } + /* Scrambling Control */ + if (hdmi_info->scdc.supported) { + if (vmode->mpixelclock > 340000000 || + hdmi_info->scdc.scrambling.low_rates) { + drm_scdc_readb(&hdmi->i2c->adap, SCDC_SINK_VERSION, + &bytes); + drm_scdc_writeb(&hdmi->i2c->adap, SCDC_SOURCE_VERSION, + bytes); + drm_scdc_set_scrambling(&hdmi->i2c->adap, 1); + hdmi_writeb(hdmi, (u8)~HDMI_MC_SWRSTZ_TMDSSWRST_REQ, + HDMI_MC_SWRSTZ); + hdmi_writeb(hdmi, 1, HDMI_FC_SCRAMBLER_CTRL); + } else { + hdmi_writeb(hdmi, 0, HDMI_FC_SCRAMBLER_CTRL); + hdmi_writeb(hdmi, (u8)~HDMI_MC_SWRSTZ_TMDSSWRST_REQ, + HDMI_MC_SWRSTZ); + drm_scdc_set_scrambling(&hdmi->i2c->adap, 0); + } + } + /* Set up horizontal active pixel width */ hdmi_writeb(hdmi, mode->hdisplay >> 8, HDMI_FC_INHACTV1); hdmi_writeb(hdmi, mode->hdisplay, HDMI_FC_INHACTV0); diff --git a/drivers/gpu/drm/bridge/synopsys/dw-hdmi.h b/drivers/gpu/drm/bridge/synopsys/dw-hdmi.h index 9d90eb9c46e5..3f3c616eba97 100644 --- a/drivers/gpu/drm/bridge/synopsys/dw-hdmi.h +++ b/drivers/gpu/drm/bridge/synopsys/dw-hdmi.h @@ -255,6 +255,7 @@ #define HDMI_FC_MASK2 0x10DA #define HDMI_FC_POL2 0x10DB #define HDMI_FC_PRCONF 0x10E0 +#define HDMI_FC_SCRAMBLER_CTRL 0x10E1 #define HDMI_FC_GMD_STAT 0x1100 #define HDMI_FC_GMD_EN 0x1101 diff --git a/include/drm/bridge/dw_hdmi.h b/include/drm/bridge/dw_hdmi.h index ccb5aa8468e0..d7cc5d094270 100644 --- a/include/drm/bridge/dw_hdmi.h +++ b/include/drm/bridge/dw_hdmi.h @@ -156,6 +156,7 @@ void dw_hdmi_setup_rx_sense(struct dw_hdmi *hdmi, bool hpd, bool rx_sense); void dw_hdmi_set_sample_rate(struct dw_hdmi *hdmi, unsigned int rate); void dw_hdmi_audio_enable(struct dw_hdmi *hdmi); void dw_hdmi_audio_disable(struct dw_hdmi *hdmi); +void dw_hdmi_set_high_tmds_clock_ratio(struct dw_hdmi *hdmi); /* PHY configuration */ void dw_hdmi_phy_i2c_set_addr(struct dw_hdmi *hdmi, u8 address); -- 2.19.1