Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp4272520imu; Sat, 24 Nov 2018 23:45:21 -0800 (PST) X-Google-Smtp-Source: AJdET5duDeDeBtc0ZNlDEdjf6M+2MqOaHtZ7lFV3fKJJFXSH6YobdfARfl+BMhbVBQSJ8WoXD7VR X-Received: by 2002:a62:1b50:: with SMTP id b77mr22900096pfb.36.1543131921468; Sat, 24 Nov 2018 23:45:21 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1543131921; cv=none; d=google.com; s=arc-20160816; b=qFdMJf+M9m4xXEKM7C4zupL+q9HNzSzGaIvaaWJrjyN/UIXS4w9kd9b0GjkSCpk9Rf 4vUc5XQoDCLKgQjQZGfGp0+EzoUk8X109BQaov++G4oZ79N0u2g+kzjlmfoSp8xY65xu gWa/5VuFF7qoh3vbajsHZuMdaX3ACJbzHJDlrNkl0BtEEugYEfFM+zZ3fMX2rOE1hV6H xMviYyZzBBXcGMMVIdAnybhDwAYwDH8Lm6Z4+Jcvu2FZBwo0vqxtQf3QI9C17kua+d+L TQ4jH2QXkMRNOsoZqE8k1UGhTRKsTZFO1hXfMZCPehobblflNiwAtLznblchG6U9J4tf EsXA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature; bh=20UGpBMH43Sp1GfzKejT2YwwOUBXumJutD33lg+R4dE=; b=hmcNsn8hux92pZ7yN/TtFQGGLdXEHarn5lLvM4Bdr6vLddfe7AiGexNI20PpQAMMac d4zL3TS54Jua9CWtUQ/KQvO/QxTtOx3pIuH0oiFOAEKZpyk2C1AKl3VLdnSVRdxoGB+F Z/xQB0C+G7kI4P9UU/lNIPNsO8zV2sdZcapR2MRvoGsbkkAd4/dJscRZZDw4lj1ZGk54 BVmDrBDisUtcLHDNx5jFQPmXck1wFLyM3plLe6pugLT474XDK1HoRA/qvGik9P55IurH qSMJ3GO0TPldVS+R7UVPQQB5B2JK4iewJIT3cCRDH4yj4kg6xLFWV/ypcBOo4BIDwQBO DvUw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=jJsuzJBI; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id d77si41112642pfj.124.2018.11.24.23.45.06; Sat, 24 Nov 2018 23:45:21 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=jJsuzJBI; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727842AbeKYSer (ORCPT + 99 others); Sun, 25 Nov 2018 13:34:47 -0500 Received: from mail-wm1-f68.google.com ([209.85.128.68]:50481 "EHLO mail-wm1-f68.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727601AbeKYSeq (ORCPT ); Sun, 25 Nov 2018 13:34:46 -0500 Received: by mail-wm1-f68.google.com with SMTP id 125so15234825wmh.0; Sat, 24 Nov 2018 23:44:16 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=20UGpBMH43Sp1GfzKejT2YwwOUBXumJutD33lg+R4dE=; b=jJsuzJBIjCM6xhy7zc5OEIGTUxj9v0CB5tqXDeapPu5w7fysNGqMZsj+0aM9XnDNlB 458FMzix3IHWk4huLsq9NKcCCDVE2ErGtbJeMucrworUt/RNMov+3sRsUVXQ8GUod+UQ gQFFkQtcuQiyo0G2n5wRnZigDVUxNAAoEbNoqeFqSvA6a4LIQyEErjhTkA1UmGMx8l4X rt6zAKjP9fDSEax8w2/SLVy85uX1JMqo5UU6i5dn3jtR/OLbvgJXqogjLSEZnGxL+XGW wWp5RSphPRLkNQspMN5JTm3AUCkNbXzfo2Kxi1xCCFbfUWpCS/W6SpjZHS4m4fLw6I2J FurA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=20UGpBMH43Sp1GfzKejT2YwwOUBXumJutD33lg+R4dE=; b=ST90z2d95CnSAr9lPZVXSORatJStTdBMH0nBaqiFMH4KnZVFK71x0eiEllMwD6qtW9 ZVujERk62CdFQX9hGQqJc6PLOoXauIm5FXSO1DL2NvFI3ffEfp6w7LKqYkGyKktN9ZL9 6pK54P7pflWm/57Ao8aKoOG1QYTvmOhUqSDeXfxQiDzPPRnWqolxHK6LN382Zo32COR7 MaG/J8hIDir6oCbC7p5FYWiN8K7I/I2t6hg3V7Xlqj1MnlANtn0XMXBvJYMERYtz2+UC ZkTwIjhPPfNsBlJtlOdgE/MkscH+lcJ08F/tqtWbkb6ophgA0FP/6vrB9Yx0ua7ExkFn LUdw== X-Gm-Message-State: AA+aEWb1BX5WOdnEfFYr8OWcu/a5CLgvEAvdzyRHy0VsLF0mm4zRZ5lg 1sDJcPMpzaiJYyr5JXhpoo82laxg9L4= X-Received: by 2002:a1c:ca02:: with SMTP id a2mr19363992wmg.139.1543131855599; Sat, 24 Nov 2018 23:44:15 -0800 (PST) Received: from localhost.localdomain ([185.219.177.224]) by smtp.gmail.com with ESMTPSA id 6-v6sm12296780wmg.19.2018.11.24.23.44.13 (version=TLS1_2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Sat, 24 Nov 2018 23:44:15 -0800 (PST) From: Mesih Kilinc To: devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, linux-clk@vger.kernel.org, linux-gpio@vger.kernel.org, linux-sunxi@googlegroups.com Cc: Mesih Kilinc , Maxime Ripard , Chen-Yu Tsai , Russell King , Daniel Lezcano , Marc Zyngier , Linus Walleij , Icenowy Zheng , Rob Herring , Julian Calaby Subject: [RFC PATCH v4 16/17] ARM: dts: suniv: add initial DTSI file for F1C100s Date: Sun, 25 Nov 2018 10:43:19 +0300 Message-Id: <3a0db6052d58eb440ea29772fc7ad2502a1dfa3b.1543131714.git.mesihkilinc@gmail.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: References: Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org F1C100s is one product with the suniv die, which has a 32MiB co-packaged DDR1 DRAM chip. As we have the support for suniv pin controller and CCU now, add a initial DTSI for it. Signed-off-by: Mesih Kilinc --- arch/arm/boot/dts/suniv-f1c100s.dtsi | 147 +++++++++++++++++++++++++++++++++++ 1 file changed, 147 insertions(+) create mode 100644 arch/arm/boot/dts/suniv-f1c100s.dtsi diff --git a/arch/arm/boot/dts/suniv-f1c100s.dtsi b/arch/arm/boot/dts/suniv-f1c100s.dtsi new file mode 100644 index 0000000..11bc999 --- /dev/null +++ b/arch/arm/boot/dts/suniv-f1c100s.dtsi @@ -0,0 +1,147 @@ +// SPDX-License-Identifier: (GPL-2.0+ OR X11) +/* + * Copyright 2018 Icenowy Zheng + * Copyright 2018 Mesih Kilinc + */ + +#include +#include + +/ { + #address-cells = <1>; + #size-cells = <1>; + interrupt-parent = <&intc>; + + clocks { + osc24M: clk-24M { + #clock-cells = <0>; + compatible = "fixed-clock"; + clock-frequency = <24000000>; + clock-output-names = "osc24M"; + }; + + osc32k: clk-32k { + #clock-cells = <0>; + compatible = "fixed-clock"; + clock-frequency = <32768>; + clock-output-names = "osc32k"; + }; + }; + + cpus { + cpu { + compatible = "arm,arm926ej-s"; + device_type = "cpu"; + }; + }; + + soc { + compatible = "simple-bus"; + #address-cells = <1>; + #size-cells = <1>; + ranges; + + sram-controller@1c00000 { + compatible = "allwinner,suniv-f1c100s-system-control", + "allwinner,sun4i-a10-system-control"; + reg = <0x01c00000 0x30>; + #address-cells = <1>; + #size-cells = <1>; + ranges; + + sram_d: sram@10000 { + compatible = "mmio-sram"; + reg = <0x00010000 0x1000>; + #address-cells = <1>; + #size-cells = <1>; + ranges = <0 0x00010000 0x1000>; + + otg_sram: sram-section@0 { + compatible = "allwinner,suniv-f1c100s-sram-d", + "allwinner,sun4i-a10-sram-d"; + reg = <0x0000 0x1000>; + status = "disabled"; + }; + }; + }; + + ccu: clock@1c20000 { + compatible = "allwinner,suniv-f1c100s-ccu"; + reg = <0x01c20000 0x400>; + clocks = <&osc24M>, <&osc32k>; + clock-names = "hosc", "losc"; + #clock-cells = <1>; + #reset-cells = <1>; + }; + + intc: interrupt-controller@1c20400 { + compatible = "allwinner,suniv-f1c100s-ic"; + reg = <0x01c20400 0x400>; + interrupt-controller; + #interrupt-cells = <1>; + }; + + pio: pinctrl@1c20800 { + compatible = "allwinner,suniv-f1c100s-pinctrl"; + reg = <0x01c20800 0x400>; + interrupts = <38>, <39>, <40>; + clocks = <&ccu CLK_BUS_PIO>, <&osc24M>, <&osc32k>; + clock-names = "apb", "hosc", "losc"; + gpio-controller; + interrupt-controller; + #interrupt-cells = <3>; + #gpio-cells = <3>; + + uart0_pins_a: uart-pins-pe { + pins = "PE0", "PE1"; + function = "uart0"; + }; + }; + + timer@1c20c00 { + compatible = "allwinner,suniv-f1c100s-timer"; + reg = <0x01c20c00 0x90>; + interrupts = <13>; + clocks = <&osc24M>; + }; + + wdt: watchdog@1c20ca0 { + compatible = "allwinner,suniv-f1c100s-wdt", + "allwinner,sun4i-a10-wdt"; + reg = <0x01c20ca0 0x20>; + }; + + uart0: serial@1c25000 { + compatible = "snps,dw-apb-uart"; + reg = <0x01c25000 0x400>; + interrupts = <1>; + reg-shift = <2>; + reg-io-width = <4>; + clocks = <&ccu CLK_BUS_UART0>; + resets = <&ccu RST_BUS_UART0>; + status = "disabled"; + }; + + uart1: serial@1c25400 { + compatible = "snps,dw-apb-uart"; + reg = <0x01c25400 0x400>; + interrupts = <2>; + reg-shift = <2>; + reg-io-width = <4>; + clocks = <&ccu CLK_BUS_UART1>; + resets = <&ccu RST_BUS_UART1>; + status = "disabled"; + }; + + uart2: serial@1c25800 { + compatible = "snps,dw-apb-uart"; + reg = <0x01c25800 0x400>; + interrupts = <3>; + reg-shift = <2>; + reg-io-width = <4>; + clocks = <&ccu CLK_BUS_UART2>; + resets = <&ccu RST_BUS_UART2>; + status = "disabled"; + }; + }; +}; -- 2.7.4