Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp5857315imu; Mon, 26 Nov 2018 06:10:10 -0800 (PST) X-Google-Smtp-Source: AFSGD/U6SWZPqSg9PzWqFYwo6O9HHIcSCOVnKT/2/eRmsj3f/BIngqHqdZ2vHszZSbGtZ3gj9SM5 X-Received: by 2002:a63:680a:: with SMTP id d10mr25306683pgc.396.1543241410627; Mon, 26 Nov 2018 06:10:10 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1543241410; cv=none; d=google.com; s=arc-20160816; b=Vhox5dgAwKrSLDkgpXztu8eZJbvlHhn7WYLtZCOqXFH41FR0j2q2jTpIW4Nf46uXUR q5mk2bjMd01Kin/pk8XoifGNM6WeAd8vv2hq6mXgHNM7KAchwdTEdZjV2vjvSz6GNtlA /oD101Oi7B/86t+R8ErCAl6tyvpd8RanoN29uTs3g+q7wcsdMAPdkaZSTzUbCf8I8U9v bGqIGK2/fB763ZZqVrCO2uJv5E/IiumA/i3Y4pmU51SbRwWPzxDsbEii4VS3E/OY3lMU HHI8c6GU3Gyd+rnIzuvMvftk9RDNjZm3i4lQlQTqbS+XJWz4R1qeTRqkqBP6ZCcz6SNP 59cg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:in-reply-to :content-disposition:mime-version:references:message-id:subject:cc :to:from:date; bh=e7jgGklEQRzcM2lyA46U1ea2khW2wrfvls0RPDIN3+8=; b=nRalhvwNIXVVQMzinxN9RzG0VjsYKrWjRvbGvWgoXczLJZDioN4xGhFbFnT+cveM9V 3OY/H3UV3fjaGjP69gvVqNQPyUWshiYLHyeKn6sxxtX+6v2nzeBSbreEyeQEEAHtNtpg BU6/9SlANI1UT1VObsmD++qSPNCaa5lTpN0zWZXiGpkjlvmPjX3YUr8DGvsw8lnq7Rah l8qXpU6jnRSOelezPRZeX7T+TIQXSBsokTKbOCwDCzhSC0ulYsMCDcj2coRE6um5BacE Vf/H3jEDNf80Q4ftjaoFLd2zPVLLW/M5VhAz0zS1gY7fpCWsSuJF7CgPXQOmwv1SxZKH ZDDA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id q18si386551pls.30.2018.11.26.06.09.19; Mon, 26 Nov 2018 06:10:10 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726361AbeK0BAA (ORCPT + 99 others); Mon, 26 Nov 2018 20:00:00 -0500 Received: from usa-sjc-mx-foss1.foss.arm.com ([217.140.101.70]:38330 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726249AbeK0BAA (ORCPT ); Mon, 26 Nov 2018 20:00:00 -0500 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.72.51.249]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id CD4011DCB; Mon, 26 Nov 2018 06:05:46 -0800 (PST) Received: from edgewater-inn.cambridge.arm.com (usa-sjc-imap-foss1.foss.arm.com [10.72.51.249]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPA id 9CB633F5A0; Mon, 26 Nov 2018 06:05:46 -0800 (PST) Received: by edgewater-inn.cambridge.arm.com (Postfix, from userid 1000) id 190D81AE0839; Mon, 26 Nov 2018 14:06:04 +0000 (GMT) Date: Mon, 26 Nov 2018 14:06:04 +0000 From: Will Deacon To: Suzuki K Poulose Cc: linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, vladimir.murzin@arm.com, catalin.marinas@arm.com, mark.rutland@arm.com, Andre Przywara Subject: Re: [PATCH 1/7] arm64: capabilities: Merge entries for ARM64_WORKAROUND_CLEAN_CACHE Message-ID: <20181126140603.GA29684@arm.com> References: <1541418917-14219-1-git-send-email-suzuki.poulose@arm.com> <1541418917-14219-2-git-send-email-suzuki.poulose@arm.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <1541418917-14219-2-git-send-email-suzuki.poulose@arm.com> User-Agent: Mutt/1.5.23 (2014-03-12) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Mon, Nov 05, 2018 at 11:55:11AM +0000, Suzuki K Poulose wrote: > We have two entries for ARM64_WORKAROUND_CLEAN_CACHE capability : > > 1) ARM Errata 826319, 827319, 824069, 819472 on A53 r0p[012] > 2) ARM Errata 819472 on A53 r0p[01] > > Both have the same work around. Merge these entries to avoid > duplicate entries for a single capability. > > Cc: Will Deacon > Cc: Andre Przywara > Cc: Mark Rutland > Signed-off-by: Suzuki K Poulose > --- > arch/arm64/kernel/cpu_errata.c | 19 +++++++------------ > 1 file changed, 7 insertions(+), 12 deletions(-) > > diff --git a/arch/arm64/kernel/cpu_errata.c b/arch/arm64/kernel/cpu_errata.c > index a509e351..c825bc0 100644 > --- a/arch/arm64/kernel/cpu_errata.c > +++ b/arch/arm64/kernel/cpu_errata.c > @@ -573,24 +573,19 @@ static const struct midr_range arm64_harden_el2_vectors[] = { > const struct arm64_cpu_capabilities arm64_errata[] = { > #if defined(CONFIG_ARM64_ERRATUM_826319) || \ > defined(CONFIG_ARM64_ERRATUM_827319) || \ > - defined(CONFIG_ARM64_ERRATUM_824069) > + defined(CONFIG_ARM64_ERRATUM_824069) || \ > + defined(CONFIG_ARM64_ERRATUM_819472) > { > - /* Cortex-A53 r0p[012] */ > - .desc = "ARM errata 826319, 827319, 824069", > + /* > + * Cortex-A53 r0p[012]: ARM errata 826319, 827319, 824069 > + * Cortex-A53 r0p[01] : ARM errata 819472 > + */ > + .desc = "ARM errata 826319, 827319, 824069, 819472", > .capability = ARM64_WORKAROUND_CLEAN_CACHE, > ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 2), > .cpu_enable = cpu_enable_cache_maint_trap, Isn't this a semantic change wrt the Kconfig options? After this change, if I /only/ set CONFIG_ARM64_ERRATUM_819472=y, then I still get the workaround applied for CPUs > r0[p01] which isn't what I asked for. Will