Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp207604imu; Mon, 26 Nov 2018 19:46:00 -0800 (PST) X-Google-Smtp-Source: AFSGD/UsMVrYWBq2LcICyV7zFqSW6ws/0437kGr4o2Je7XngykkIAaKA8D9DvcKMF+w761STVEin X-Received: by 2002:a63:f0c:: with SMTP id e12mr27345331pgl.274.1543290360305; Mon, 26 Nov 2018 19:46:00 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1543290360; cv=none; d=google.com; s=arc-20160816; b=EXlmK+fg/lnxtCoGpAJkUdHsRnar5iGCRYEWHNU/g9aWQ/wsZDKYM8jRBWnSTYyGM+ VMApIeHvZeR84shQVyY1yWSUx9MmttVm1cNRwVLmaHYzPXwK+ZLyXp3wpANqRFYomad6 QJubRI6YB1gDo9qJ/Bxw1nEIyALrkqnF0CrukSY7j4rRUV/UyEgBE9eFmtTgF0H3n+2f bQy3vA2E2nVPH0EDBNv9/ytORH8GBz5jU79K/GVi9rA4/d+QMWkEtoSDwJxOvwze5kzA sNBpUiprqFp+3qM2Onv01daCHbSDojFePRBI7lDn/jvFSSwqX24iR6Rab6gVRQktX6fC neBw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=8nI7J3ns4d6axDT6bFBwXCOuWuye6FmBt4Hf++zkcuI=; b=l27avC6dtmU0UMyHF2W5bGUESWYlTO0ahuf+WyqHrv+QhN75Vto3vi5DT+ZOfTkdYa qKZUb5vDXDav/LSnb5nlMF1KBAOwYN2mORUeYPkbamV3lqFiLg7zS8oJeSXm+xdAIkVu 1o5zHBtb00IfrTPWBtRVJG9m9JtKlRzyYaU0GkduFUACnipqIEkB01cuCwyuo56c4Oso 9WiTtiNK7UZThTer13r9MDl5Mo46gD+YFReh9pjw3t0sKakK7idEQgDpWSsRjQX/oxwG eyJbhW15QWNXuk11T8PrrlorQSNF+kztlTXLiDBUHmHF1KfdLvaReYvgLZJRyLLzido1 OK5Q== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id w187si2347008pgb.552.2018.11.26.19.45.45; Mon, 26 Nov 2018 19:46:00 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728430AbeK0Oju (ORCPT + 99 others); Tue, 27 Nov 2018 09:39:50 -0500 Received: from mailgw01.mediatek.com ([210.61.82.183]:32095 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1727571AbeK0Oju (ORCPT ); Tue, 27 Nov 2018 09:39:50 -0500 X-UUID: ecb06997c79d4610bda36922577510f3-20181127 X-UUID: ecb06997c79d4610bda36922577510f3-20181127 Received: from mtkexhb02.mediatek.inc [(172.21.101.103)] by mailgw01.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 654770675; Tue, 27 Nov 2018 11:43:04 +0800 Received: from mtkcas08.mediatek.inc (172.21.101.126) by mtkmbs02n2.mediatek.inc (172.21.101.101) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Tue, 27 Nov 2018 11:43:01 +0800 Received: from mtkslt210.mediatek.inc (10.21.14.14) by mtkcas08.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Tue, 27 Nov 2018 11:43:01 +0800 From: Weiyi Lu To: Nicolas Boichat , Matthias Brugger , Stephen Boyd , Rob Herring CC: James Liao , Fan Chen , , , , , , Weiyi Lu , Owen Chen Subject: [PATCH v2 02/11] clk: mediatek: add new member to mtk_pll_data Date: Tue, 27 Nov 2018 11:42:45 +0800 Message-ID: <20181127034254.24721-4-weiyi.lu@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20181127034254.24721-1-weiyi.lu@mediatek.com> References: <20181127034254.24721-1-weiyi.lu@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-TM-SNTS-SMTP: 9FAAF7E71535DCF803CDCA98407C255470C814B54773BE1AD5EA70EC2AF929182000:8 X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Owen Chen 1. pcwibits: The integer bits of pcw for plls is extend to 8 bits, add a variable to indicate this change and backward-compatible. 2. fmin: The pll freqency lower-bound is vary from 1GMhz to 1.5Ghz, add a variable to indicate platform-dependent. Signed-off-by: Owen Chen Signed-off-by: Weiyi Lu --- drivers/clk/mediatek/clk-mtk.h | 2 ++ drivers/clk/mediatek/clk-pll.c | 12 +++++++++--- 2 files changed, 11 insertions(+), 3 deletions(-) diff --git a/drivers/clk/mediatek/clk-mtk.h b/drivers/clk/mediatek/clk-mtk.h index f83c2bbb677e..11b5517903d0 100644 --- a/drivers/clk/mediatek/clk-mtk.h +++ b/drivers/clk/mediatek/clk-mtk.h @@ -214,8 +214,10 @@ struct mtk_pll_data { unsigned int flags; const struct clk_ops *ops; u32 rst_bar_mask; + unsigned long fmin; unsigned long fmax; int pcwbits; + int pcwibits; uint32_t pcw_reg; int pcw_shift; const struct mtk_pll_div_table *div_table; diff --git a/drivers/clk/mediatek/clk-pll.c b/drivers/clk/mediatek/clk-pll.c index f54e4015b0b1..1db161aced31 100644 --- a/drivers/clk/mediatek/clk-pll.c +++ b/drivers/clk/mediatek/clk-pll.c @@ -32,6 +32,8 @@ #define AUDPLL_TUNER_EN BIT(31) #define POSTDIV_MASK 0x7 + +/* default 7 bits integer, can be overridden with pcwibits. */ #define INTEGER_BITS 7 /* @@ -69,11 +71,13 @@ static unsigned long __mtk_pll_recalc_rate(struct mtk_clk_pll *pll, u32 fin, { int pcwbits = pll->data->pcwbits; int pcwfbits; + int ibits; u64 vco; u8 c = 0; /* The fractional part of the PLL divider. */ - pcwfbits = pcwbits > INTEGER_BITS ? pcwbits - INTEGER_BITS : 0; + ibits = pll->data->pcwibits ? pll->data->pcwibits : INTEGER_BITS; + pcwfbits = pcwbits > ibits ? pcwbits - ibits : 0; vco = (u64)fin * pcw; @@ -138,9 +142,10 @@ static void mtk_pll_set_rate_regs(struct mtk_clk_pll *pll, u32 pcw, static void mtk_pll_calc_values(struct mtk_clk_pll *pll, u32 *pcw, u32 *postdiv, u32 freq, u32 fin) { - unsigned long fmin = 1000 * MHZ; + unsigned long fmin = pll->data->fmin ? pll->data->fmin : (1000 * MHZ); const struct mtk_pll_div_table *div_table = pll->data->div_table; u64 _pcw; + int ibits; u32 val; if (freq > pll->data->fmax) @@ -164,7 +169,8 @@ static void mtk_pll_calc_values(struct mtk_clk_pll *pll, u32 *pcw, u32 *postdiv, } /* _pcw = freq * postdiv / fin * 2^pcwfbits */ - _pcw = ((u64)freq << val) << (pll->data->pcwbits - INTEGER_BITS); + ibits = pll->data->pcwibits ? pll->data->pcwibits : INTEGER_BITS; + _pcw = ((u64)freq << val) << (pll->data->pcwbits - ibits); do_div(_pcw, fin); *pcw = (u32)_pcw; -- 2.18.0