Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp208211imu; Mon, 26 Nov 2018 19:46:54 -0800 (PST) X-Google-Smtp-Source: AJdET5d5z1Po16No+DJDFPCt3LxKew7/I49TyMirwKXc14HLcx/CwR1Yz2Wfan4/SzG9k6Ef8qLc X-Received: by 2002:a62:43c1:: with SMTP id l62mr31742950pfi.22.1543290414415; Mon, 26 Nov 2018 19:46:54 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1543290414; cv=none; d=google.com; s=arc-20160816; b=hJ0JBowPz377Zr57VZuj6zjC2aKoVx9FsoCnb3k+NzmsoPhX/UWnBj+d/rZkKSyK6l tEA4HkbaYs1s3IkmTxxosRCKA3eaxVDLJ+hAramA0YyfqZ6SIfbRwBicnFNexAxbYUgr QOh62cvdj3+TzeQrlEZba4nsK4r6RARBhQEyObETAEfgNoYjQ+837/rU5quIdXATDjrG JFYYuqLEC0ivDM8BZveiZBB3cHKd+gQvR1f5sWPEulJeICUsePQ94zBAe1zqu5TqIHIO EGt1fWpjjvxxJkNvSozNXkxAqtucIubIwZ1VZ4mVic+FAQUHWnQNpVgniexvMFzpMGKA F0MQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=OHY+DzN2wTM0UVZxLCtyVD0gCWAtByZKZM95Fd7ABLE=; b=hgo8qnMH0gebU1PmESKuQkn1woDbSP/u6bv6oN6s6BsdFQgFOJtx4aLWtt5QYB9L+5 ZPyU5FNhQEzeVc4/LuFVea6axxt/3CYeKxg31oT64KaYRFLDAcd54KLTC06KheAFv4KN FelH9OkGJsRlTjfRSQDlFsq76NhVIV1qkrvMxveO1IE4kXPGMidPQ+okHj6eLNC0WMrw lZ1gJ5Vbl6ScmJqNtmt43gOm1lmqpk49CCSLxmTNt2eylygA4m7JX8TL2B6lcgjYddxK 0ll3LxDCnNV2nWFW/VVrTmsXRTIry0nlQhR6WnIa6G7unXYWqDVLQB6SWhL+Zwn2mrZE 83Bw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id v9si2846171pfl.45.2018.11.26.19.46.39; Mon, 26 Nov 2018 19:46:54 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728763AbeK0Okn (ORCPT + 99 others); Tue, 27 Nov 2018 09:40:43 -0500 Received: from mailgw01.mediatek.com ([210.61.82.183]:32095 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1728313AbeK0Ojv (ORCPT ); Tue, 27 Nov 2018 09:39:51 -0500 X-UUID: 0db6be2e467542c58642821efb20c89f-20181127 X-UUID: 0db6be2e467542c58642821efb20c89f-20181127 Received: from mtkexhb02.mediatek.inc [(172.21.101.103)] by mailgw01.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 1642657126; Tue, 27 Nov 2018 11:43:04 +0800 Received: from mtkcas08.mediatek.inc (172.21.101.126) by mtkmbs02n2.mediatek.inc (172.21.101.101) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Tue, 27 Nov 2018 11:43:02 +0800 Received: from mtkslt210.mediatek.inc (10.21.14.14) by mtkcas08.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Tue, 27 Nov 2018 11:43:02 +0800 From: Weiyi Lu To: Nicolas Boichat , Matthias Brugger , Stephen Boyd , Rob Herring CC: James Liao , Fan Chen , , , , , , Weiyi Lu Subject: [PATCH v2 10/11] dt-bindings: soc: Add MT8183 power dt-bindings Date: Tue, 27 Nov 2018 11:42:53 +0800 Message-ID: <20181127034254.24721-12-weiyi.lu@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20181127034254.24721-1-weiyi.lu@mediatek.com> References: <20181127034254.24721-1-weiyi.lu@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-TM-SNTS-SMTP: 798F1185BB6B4FE1C95DAFB21E996A7B0FD8F2346A812BFC8A3C217AD72EB7C42000:8 X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add power dt-bindings for MT8183. Signed-off-by: Weiyi Lu --- .../bindings/soc/mediatek/scpsys.txt | 14 ++++++++++ include/dt-bindings/power/mt8183-power.h | 26 +++++++++++++++++++ 2 files changed, 40 insertions(+) create mode 100644 include/dt-bindings/power/mt8183-power.h diff --git a/Documentation/devicetree/bindings/soc/mediatek/scpsys.txt b/Documentation/devicetree/bindings/soc/mediatek/scpsys.txt index d6fe16f094af..b4728ce81c43 100644 --- a/Documentation/devicetree/bindings/soc/mediatek/scpsys.txt +++ b/Documentation/devicetree/bindings/soc/mediatek/scpsys.txt @@ -14,6 +14,7 @@ power/power_domain.txt. It provides the power domains defined in - include/dt-bindings/power/mt2701-power.h - include/dt-bindings/power/mt2712-power.h - include/dt-bindings/power/mt7622-power.h +- include/dt-bindings/power/mt8183-power.h Required properties: - compatible: Should be one of: @@ -24,18 +25,31 @@ Required properties: - "mediatek,mt7623-scpsys", "mediatek,mt2701-scpsys": For MT7623 SoC - "mediatek,mt7623a-scpsys": For MT7623A SoC - "mediatek,mt8173-scpsys" + - "mediatek,mt8183-scpsys" - #power-domain-cells: Must be 1 - reg: Address range of the SCPSYS unit - infracfg: must contain a phandle to the infracfg controller - clock, clock-names: clocks according to the common clock binding. These are clocks which hardware needs to be enabled before enabling certain power domains. + The new clock type "BASIC" belongs to the type above. + As to the new clock type "SUBSYS" needs to be + enabled before releasing bus protection. Required clocks for MT2701 or MT7623: "mm", "mfg", "ethif" Required clocks for MT2712: "mm", "mfg", "venc", "jpgdec", "audio", "vdec" Required clocks for MT6797: "mm", "mfg", "vdec" Required clocks for MT7622: "hif_sel" Required clocks for MT7622A: "ethif" Required clocks for MT8173: "mm", "mfg", "venc", "venc_lt" + Required clocks for MT8183: BASIC: "audio", "mfg", "mm", "cam", "isp", + "vpu", "vpu1", "vpu2", "vpu3" + SUBSYS: "mm-0", "mm-1", "mm-2", "mm-3", + "mm-4", "mm-5", "mm-6", "mm-7", + "mm-8", "mm-9", "isp-0", "isp-1", + "cam-0", "cam-1", "cam-2", "cam-3", + "cam-4", "cam-5", "cam-6", "vpu-0", + "vpu-1", "vpu-2", "vpu-3", "vpu-4", + "vpu-5" Optional properties: - vdec-supply: Power supply for the vdec power domain diff --git a/include/dt-bindings/power/mt8183-power.h b/include/dt-bindings/power/mt8183-power.h new file mode 100644 index 000000000000..5c0c8c7e3cd0 --- /dev/null +++ b/include/dt-bindings/power/mt8183-power.h @@ -0,0 +1,26 @@ +/* SPDX-License-Identifier: GPL-2.0 + * + * Copyright (c) 2018 MediaTek Inc. + * Author: Weiyi Lu + */ + +#ifndef _DT_BINDINGS_POWER_MT8183_POWER_H +#define _DT_BINDINGS_POWER_MT8183_POWER_H + +#define MT8183_POWER_DOMAIN_AUDIO 0 +#define MT8183_POWER_DOMAIN_CONN 1 +#define MT8183_POWER_DOMAIN_MFG_ASYNC 2 +#define MT8183_POWER_DOMAIN_MFG 3 +#define MT8183_POWER_DOMAIN_MFG_CORE0 4 +#define MT8183_POWER_DOMAIN_MFG_CORE1 5 +#define MT8183_POWER_DOMAIN_MFG_2D 6 +#define MT8183_POWER_DOMAIN_DISP 7 +#define MT8183_POWER_DOMAIN_CAM 8 +#define MT8183_POWER_DOMAIN_ISP 9 +#define MT8183_POWER_DOMAIN_VDEC 10 +#define MT8183_POWER_DOMAIN_VENC 11 +#define MT8183_POWER_DOMAIN_VPU_TOP 12 +#define MT8183_POWER_DOMAIN_VPU_CORE0 13 +#define MT8183_POWER_DOMAIN_VPU_CORE1 14 + +#endif /* _DT_BINDINGS_POWER_MT8183_POWER_H */ -- 2.18.0