Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp2534205imu; Thu, 29 Nov 2018 06:31:44 -0800 (PST) X-Google-Smtp-Source: AFSGD/UKN5uYCG0lfpy61IVqBQjQjGyg7hSJv43SQtzqF72icBgnUTxhzjyRvlpwd0+mufdqr3+W X-Received: by 2002:a62:3a04:: with SMTP id h4mr1579897pfa.119.1543501904061; Thu, 29 Nov 2018 06:31:44 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1543501904; cv=none; d=google.com; s=arc-20160816; b=Rxrod+uMLQ/RxO0547dpjUvk59KpoF3LanF8sRE1LODRyGn3NihruPvP0v8YCrFGIT 7Q7XEYq02S2xJIRYViTwIG4S6OGo7+xWpxPVu/r/DTo8MWs+DhRjoOw01fjCRkmE80Yr 8M1Dv4WiMLCr0GPDJ9lulVK/8CmLjRNwMXr5OdOaL7Tf+3d3Cyptg4mTLnk3sYSzEp2b o2TE7GdhLasxYiijj/vYJd8OsR9LPwMWMzBpaApTZBdhAmDngSVSebVFvXYP1+HIYxPH GYCz/GqF9lM77BH/61b2dZPHptXbTsSmjjYwfhhYcwzhWURy1/coF12YZw9mdpZwEyPs HiPg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from :dkim-signature; bh=pzCZlUyQ9zGCj1nJDcvYlwcKcM9+tpLPibF8iDbwCx4=; b=Ykq8Ao+GgHEqzYOYANTIUiHDMwzuVpN7z1lwuJHFEZhmoUwt7yG4c+utbG8HtS6Eog jf+JZlE7mle+1YUahb+47CTehTiWUFhHVfo93s1i+TJ+K+LzqJjo1qa7SNwG8pYMDWWB UP5Xv6XYD2xesBhDmlqSGd1VZonzEBkswGiZRCyzRFzWK0iH6LMj+UkpuOCNFhVFP8fR Jre2TTpZ3YdJyfXJOmG00TxjjZTw6YXoK96lYmF665Posh1HHgzWIDQAp+3VMyJOZEUY V4KMDRK6Mr4uVksbs7gO5mdagIfsnbeMbROaNg/Mn7DWXUofPZXPySr3kk/6j5pOl4m+ yGCw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@synopsys.com header.s=mail header.b=NnVh4TJ8; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=synopsys.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 37si2270666plq.210.2018.11.29.06.31.28; Thu, 29 Nov 2018 06:31:44 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@synopsys.com header.s=mail header.b=NnVh4TJ8; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=synopsys.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2388383AbeK3Bes (ORCPT + 99 others); Thu, 29 Nov 2018 20:34:48 -0500 Received: from smtprelay2.synopsys.com ([198.182.60.111]:46822 "EHLO smtprelay.synopsys.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2387426AbeK3Ber (ORCPT ); Thu, 29 Nov 2018 20:34:47 -0500 Received: from mailhost.synopsys.com (mailhost1.synopsys.com [10.12.238.239]) by smtprelay.synopsys.com (Postfix) with ESMTP id 6005010C15A8; Thu, 29 Nov 2018 06:29:15 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=synopsys.com; s=mail; t=1543501755; bh=+zElmAUorJCddRF0skihTm2bUFDhIV0UgqSldTEWJoA=; h=From:To:Cc:Subject:Date:From; b=NnVh4TJ8+TBfdMFgYquJsMJPJPu4RRPA44m9YObc7lPHM9xAJ8jZXcaCS8AaV7MWn UjG54MuILYu58orQVpp3Z3DKuVC2h4AlZoVF+fpWEU1/U7lFdJz5e8dqB3y2hFgm0N nKcunMio1qIYXVteYVu9nZWnql8pd6U40KqbGLIuaIjrHf9cfbKov269IDBIoW7/dP TZtdGetBvZmaVYiZGwudt90L6vd+tObeRbAoLGNG8BpKWETRt9X3x3tkq/An3/Aped RtbExxInfSsSZnccpEtaLgcIw991XbfReRal6zUVyg1ImgXDdO5ENMuOgi/9Kd9JiE TmZAwUYJrSQNQ== Received: from joabreu-VirtualBox.internal.synopsys.com (joabreu-e7440.internal.synopsys.com [10.107.19.26]) by mailhost.synopsys.com (Postfix) with ESMTP id 44B1956D3; Thu, 29 Nov 2018 06:29:13 -0800 (PST) From: Jose Abreu To: linux-snps-arc@lists.infradead.org, linux-kernel@vger.kernel.org Cc: Jose Abreu , Vineet Gupta , Alexey Brodkin , Joao Pinto , Vitor Soares , David Laight Subject: [PATCH v2] ARC: io.h: Implement reads{x}()/writes{x}() Date: Thu, 29 Nov 2018 14:29:06 +0000 Message-Id: <19fb2e394afcb073bbc109e432417fbbc03323f6.1543499759.git.joabreu@synopsys.com> X-Mailer: git-send-email 1.9.1 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Some ARC CPU's do not support unaligned loads/stores. Currently, generic implementation of reads{b/w/l}()/writes{b/w/l}() is being used with ARC. This can lead to misfunction of some drivers as generic functions do a plain dereference of a pointer that can be unaligned. Let's use {get/put}_unaligned() helper instead of plain dereference of pointer in order to fix this. Changes from v1: - Check if buffer is already aligned (David) - Remove 64 bit mention (Alexey) Signed-off-by: Jose Abreu Tested-by: Vitor Soares Cc: Vineet Gupta Cc: Alexey Brodkin Cc: Joao Pinto Cc: Vitor Soares Cc: David Laight --- arch/arc/include/asm/io.h | 61 +++++++++++++++++++++++++++++++++++++++++++++++ 1 file changed, 61 insertions(+) diff --git a/arch/arc/include/asm/io.h b/arch/arc/include/asm/io.h index c22b181e8206..949759a45cff 100644 --- a/arch/arc/include/asm/io.h +++ b/arch/arc/include/asm/io.h @@ -12,6 +12,7 @@ #include #include #include +#include #ifdef CONFIG_ISA_ARCV2 #include @@ -94,6 +95,34 @@ static inline u32 __raw_readl(const volatile void __iomem *addr) return w; } +#define __raw_readsx(t,f) \ +static inline void __raw_reads##f(const volatile void __iomem *addr, \ + void *buffer, unsigned int count) \ +{ \ + if (count) { \ + const unsigned long bptr = (unsigned long)buffer; \ + u##t *buf = buffer; \ +\ + do { \ + u##t x = __raw_read##f(addr); \ +\ + /* Some ARC CPU's don't support unaligned accesses */ \ + if (bptr % ((t) / 8)) { \ + put_unaligned(x, buf++); \ + } else { \ + *buf++ = x; \ + } \ + } while (--count); \ + } \ +} + +#define __raw_readsb __raw_readsb +__raw_readsx(8, b); +#define __raw_readsw __raw_readsw +__raw_readsx(16, w); +#define __raw_readsl __raw_readsl +__raw_readsx(32, l); + #define __raw_writeb __raw_writeb static inline void __raw_writeb(u8 b, volatile void __iomem *addr) { @@ -126,6 +155,32 @@ static inline void __raw_writel(u32 w, volatile void __iomem *addr) } +#define __raw_writesx(t,f) \ +static inline void __raw_writes##f(volatile void __iomem *addr, \ + const void *buffer, unsigned int count) \ +{ \ + if (count) { \ + const unsigned long bptr = (unsigned long)buffer; \ + const u##t *buf = buffer; \ +\ + do { \ + /* Some ARC CPU's don't support unaligned accesses */ \ + if (bptr % ((t) / 8)) { \ + __raw_write##f(get_unaligned(buf++), addr); \ + } else { \ + __raw_write##f(*buf++, addr); \ + } \ + } while (--count); \ + } \ +} + +#define __raw_writesb __raw_writesb +__raw_writesx(8, b); +#define __raw_writesw __raw_writesw +__raw_writesx(16, w); +#define __raw_writesl __raw_writesl +__raw_writesx(32, l); + /* * MMIO can also get buffered/optimized in micro-arch, so barriers needed * Based on ARM model for the typical use case @@ -141,10 +196,16 @@ static inline void __raw_writel(u32 w, volatile void __iomem *addr) #define readb(c) ({ u8 __v = readb_relaxed(c); __iormb(); __v; }) #define readw(c) ({ u16 __v = readw_relaxed(c); __iormb(); __v; }) #define readl(c) ({ u32 __v = readl_relaxed(c); __iormb(); __v; }) +#define readsb(p,d,l) ({ __raw_readsb(p,d,l); __iormb(); }) +#define readsw(p,d,l) ({ __raw_readsw(p,d,l); __iormb(); }) +#define readsl(p,d,l) ({ __raw_readsl(p,d,l); __iormb(); }) #define writeb(v,c) ({ __iowmb(); writeb_relaxed(v,c); }) #define writew(v,c) ({ __iowmb(); writew_relaxed(v,c); }) #define writel(v,c) ({ __iowmb(); writel_relaxed(v,c); }) +#define writesb(p,d,l) ({ __iowmb(); __raw_writesb(p,d,l); }) +#define writesw(p,d,l) ({ __iowmb(); __raw_writesw(p,d,l); }) +#define writesl(p,d,l) ({ __iowmb(); __raw_writesl(p,d,l); }) /* * Relaxed API for drivers which can handle barrier ordering themselves -- 2.7.4