Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp2545144imu; Thu, 29 Nov 2018 06:40:59 -0800 (PST) X-Google-Smtp-Source: AFSGD/Ul05gXVNyTvtCbograZQenIPmkhi9NHiGUsBVqijHNJiuOninylgVPcGKvgwa19TvmkN2N X-Received: by 2002:a62:43c1:: with SMTP id l62mr1696216pfi.22.1543502459052; Thu, 29 Nov 2018 06:40:59 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1543502459; cv=none; d=google.com; s=arc-20160816; b=s2r/Lrc4aM49yqBA55Fwvgjv3jTBVBMg/lz3AA2xwkG+LqaKwcGbadacbPUxeGPfiC tEY8HVsaSa4MHOfpRP0aGDSchgo8jmsN8OX6gZFTPchgo8KHDFCFfmob9CU1z5nDjaoc s66GhT/k3UG7S8ztzXjrPOytI4EGWGBWRTsPCzXAWZrLNpGw5vF0c3/IKYOdh8sOBXgq 5b+4XwowhkpbarkLvm7CKpI6/E+vLmTR51PXFTcyfHdo4dFXWHI6Ee23L82ypsh0R12T 4Va+PmfEoSgPnF3zBbn/ravveDFYq4RKKws41kl8L6IhCFl3ymNc5Hir5M20BYScb7h0 51oQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=76GTQD3Fdm9Ut3pKlJP9s16g/d51P7DaUWiMxbZxkcg=; b=pT5EtSirklYM3s55o8L/AR9zSwMxdOmOWHx+CsRnq5kJkP3d6rFXlSCd3iQ09jvDTR gNR50U9h868sVTx8JTMCRZkhWyHTu5U9qkSet+g7KHHUbDsYNI5IpwZA7AnANYhMAoCt EbeReGGD+yeIGMGnNJfgO1rYlcCo2t65ZSteAHBcFo225RazjRAjA0vI50uW9fH0ADY9 STldsD3+8f9E/5U9qrGXQw7agvlmHgp7SgqfzNeXRuG0TkZIr6NSzDdMAUtrF/594aJK N+E9ApTr/9G3k8MQLuByjTR8i46CHo96MDBc6ifxSwWGgraqDW2tAqv8w0yvgpU27KkZ Br9g== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b="RY4fcTY/"; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id a16si2362077plm.365.2018.11.29.06.40.35; Thu, 29 Nov 2018 06:40:59 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b="RY4fcTY/"; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2388664AbeK3Bfj (ORCPT + 99 others); Thu, 29 Nov 2018 20:35:39 -0500 Received: from mail.kernel.org ([198.145.29.99]:37566 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1732139AbeK3Bfg (ORCPT ); Thu, 29 Nov 2018 20:35:36 -0500 Received: from localhost (5356596B.cm-6-7b.dynamic.ziggo.nl [83.86.89.107]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id C6A5C2146D; Thu, 29 Nov 2018 14:30:02 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1543501803; bh=bWdgogtaMGgtMsmBcr+LUJJh2Wy2QuKFDGWh9j6/nM0=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=RY4fcTY/Vg+1R5dBVGGlvRKFmsAAcSeLN83WdYVn8HrZZFFfODb4XeYZNr1Sg5ZM9 LGCItTv/qzo710JLrbwa5CH8IjM9lYsOXb5Ruea4AAlo2Wzog5J8aiCRAAf0SVzYkN WwpFgYamh/ePCKqlAnuDLTMHmOpcdKQIjy/XLXbM= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Anisse Astier , Adrian Hunter , Ulf Hansson Subject: [PATCH 4.19 020/110] mmc: sdhci-pci: Workaround GLK firmware failing to restore the tuning value Date: Thu, 29 Nov 2018 15:11:51 +0100 Message-Id: <20181129135922.069971642@linuxfoundation.org> X-Mailer: git-send-email 2.19.2 In-Reply-To: <20181129135921.231283053@linuxfoundation.org> References: <20181129135921.231283053@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.19-stable review patch. If anyone has any objections, please let me know. ------------------ From: Adrian Hunter commit 5305ec6a27b2dc7398a689e661a4a2e951026f09 upstream. GLK firmware can indicate that the tuning value will be restored after runtime suspend, but not actually do that. Add a workaround that detects such cases, and lets the driver do re-tuning instead. Reported-by: Anisse Astier Tested-by: Anisse Astier Signed-off-by: Adrian Hunter Cc: stable@vger.kernel.org Signed-off-by: Ulf Hansson Signed-off-by: Greg Kroah-Hartman --- drivers/mmc/host/sdhci-pci-core.c | 79 +++++++++++++++++++++++++++++++++++++- 1 file changed, 77 insertions(+), 2 deletions(-) --- a/drivers/mmc/host/sdhci-pci-core.c +++ b/drivers/mmc/host/sdhci-pci-core.c @@ -12,6 +12,7 @@ * - JMicron (hardware and technical support) */ +#include #include #include #include @@ -462,6 +463,9 @@ struct intel_host { u32 dsm_fns; int drv_strength; bool d3_retune; + bool rpm_retune_ok; + u32 glk_rx_ctrl1; + u32 glk_tun_val; }; static const guid_t intel_dsm_guid = @@ -791,6 +795,77 @@ cleanup: return ret; } +#ifdef CONFIG_PM +#define GLK_RX_CTRL1 0x834 +#define GLK_TUN_VAL 0x840 +#define GLK_PATH_PLL GENMASK(13, 8) +#define GLK_DLY GENMASK(6, 0) +/* Workaround firmware failing to restore the tuning value */ +static void glk_rpm_retune_wa(struct sdhci_pci_chip *chip, bool susp) +{ + struct sdhci_pci_slot *slot = chip->slots[0]; + struct intel_host *intel_host = sdhci_pci_priv(slot); + struct sdhci_host *host = slot->host; + u32 glk_rx_ctrl1; + u32 glk_tun_val; + u32 dly; + + if (intel_host->rpm_retune_ok || !mmc_can_retune(host->mmc)) + return; + + glk_rx_ctrl1 = sdhci_readl(host, GLK_RX_CTRL1); + glk_tun_val = sdhci_readl(host, GLK_TUN_VAL); + + if (susp) { + intel_host->glk_rx_ctrl1 = glk_rx_ctrl1; + intel_host->glk_tun_val = glk_tun_val; + return; + } + + if (!intel_host->glk_tun_val) + return; + + if (glk_rx_ctrl1 != intel_host->glk_rx_ctrl1) { + intel_host->rpm_retune_ok = true; + return; + } + + dly = FIELD_PREP(GLK_DLY, FIELD_GET(GLK_PATH_PLL, glk_rx_ctrl1) + + (intel_host->glk_tun_val << 1)); + if (dly == FIELD_GET(GLK_DLY, glk_rx_ctrl1)) + return; + + glk_rx_ctrl1 = (glk_rx_ctrl1 & ~GLK_DLY) | dly; + sdhci_writel(host, glk_rx_ctrl1, GLK_RX_CTRL1); + + intel_host->rpm_retune_ok = true; + chip->rpm_retune = true; + mmc_retune_needed(host->mmc); + pr_info("%s: Requiring re-tune after rpm resume", mmc_hostname(host->mmc)); +} + +static void glk_rpm_retune_chk(struct sdhci_pci_chip *chip, bool susp) +{ + if (chip->pdev->device == PCI_DEVICE_ID_INTEL_GLK_EMMC && + !chip->rpm_retune) + glk_rpm_retune_wa(chip, susp); +} + +static int glk_runtime_suspend(struct sdhci_pci_chip *chip) +{ + glk_rpm_retune_chk(chip, true); + + return sdhci_cqhci_runtime_suspend(chip); +} + +static int glk_runtime_resume(struct sdhci_pci_chip *chip) +{ + glk_rpm_retune_chk(chip, false); + + return sdhci_cqhci_runtime_resume(chip); +} +#endif + #ifdef CONFIG_ACPI static int ni_set_max_freq(struct sdhci_pci_slot *slot) { @@ -879,8 +954,8 @@ static const struct sdhci_pci_fixes sdhc .resume = sdhci_cqhci_resume, #endif #ifdef CONFIG_PM - .runtime_suspend = sdhci_cqhci_runtime_suspend, - .runtime_resume = sdhci_cqhci_runtime_resume, + .runtime_suspend = glk_runtime_suspend, + .runtime_resume = glk_runtime_resume, #endif .quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC, .quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN |