Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp2840310imu; Thu, 29 Nov 2018 11:03:59 -0800 (PST) X-Google-Smtp-Source: AFSGD/X00mhHldbjHIH4mNwl1aMNl7ROcF3bHm45IvY6NKp8RpcfMqbYhUGV7MLQISI3CO2ijYX6 X-Received: by 2002:a62:f5da:: with SMTP id b87mr2587159pfm.253.1543518239238; Thu, 29 Nov 2018 11:03:59 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1543518239; cv=none; d=google.com; s=arc-20160816; b=kl4D4ChMNOzk5ndJphIxsDFqESM9Wls2t3dLAfGunWoKpQ12pbFqR6sfyZpxiYfjmj k1CFLS1l4sP5QOL9S2nBQj5feDtV312oDf3nzG6m8rInlkpLTdFoTMcT9+ZfolyxT44K HPjHwmSbZKS3oW9mChf3cNe1QsX2wXw26KDYQxBCCnFlTYiyUyLKFAtddS0mJ+DHzfOK Im35+UL01Wyat3dpvoADsek6pKC2rmEzgfRExtL4A0egVb+F8yV1/KCrDxrzuPESNzY4 +gt0sePj7hUyYry8O36QK2MX2GMzeBMa1Ck2WQ82ag9qu5Zy/9o4N4R9f9iYtDM5iAKu CClg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:date:cc:to:subject:from:references :in-reply-to:message-id; bh=qBnEddtZBmCQTIFQnfgLWAqWK9yaGCnPT1u7eBlTVl0=; b=dL5DhNDXn6eW4KIWrgdIYOeRTRU2TQ01kvKzCdj2stLytwbnSlakDSvvlpGqwQmMZv 5pw0Dl9wbELKDebWF9Ytx6CJovAPKLAKvr6DbEFfNuGWKCvO+0K6pic8N/6EPOL5Ywjo 40nWmsGOLzXegAmsw/+FrlNPknZm5rk6BzN8EkVlZ2q8Km04i1vwWPFXPKAUHFq3nHyr gs9oWpAXKnhDznk1MEih9n7fUGU5NBabto79wAHxiY0h09IAAQejsAigXLBlZieauZSh rKaiSetJNfiUAzP/55sEUEdFZaFYW07rr1WGIfnZch+w7yYmfcUxI2Pib5fPFlNvY8rJ ackA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id v5si2748913pgg.1.2018.11.29.11.03.38; Thu, 29 Nov 2018 11:03:59 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727000AbeK3GHE (ORCPT + 99 others); Fri, 30 Nov 2018 01:07:04 -0500 Received: from pegase1.c-s.fr ([93.17.236.30]:10070 "EHLO pegase1.c-s.fr" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725928AbeK3GHD (ORCPT ); Fri, 30 Nov 2018 01:07:03 -0500 Received: from localhost (mailhub1-int [192.168.12.234]) by localhost (Postfix) with ESMTP id 435RgC17yjz9v11h; Thu, 29 Nov 2018 20:00:39 +0100 (CET) X-Virus-Scanned: Debian amavisd-new at c-s.fr Received: from pegase1.c-s.fr ([192.168.12.234]) by localhost (pegase1.c-s.fr [192.168.12.234]) (amavisd-new, port 10024) with ESMTP id BqJt7_E1hwEC; Thu, 29 Nov 2018 20:00:39 +0100 (CET) Received: from messagerie.si.c-s.fr (messagerie.si.c-s.fr [192.168.25.192]) by pegase1.c-s.fr (Postfix) with ESMTP id 435RgC0Wt5z9v11Q; Thu, 29 Nov 2018 20:00:39 +0100 (CET) Received: from localhost (localhost [127.0.0.1]) by messagerie.si.c-s.fr (Postfix) with ESMTP id 0421C8B929; Thu, 29 Nov 2018 20:00:37 +0100 (CET) X-Virus-Scanned: amavisd-new at c-s.fr Received: from messagerie.si.c-s.fr ([127.0.0.1]) by localhost (messagerie.si.c-s.fr [127.0.0.1]) (amavisd-new, port 10023) with ESMTP id jzY3gZ_jl8WY; Thu, 29 Nov 2018 20:00:36 +0100 (CET) Received: from po14163vm.idsi0.si.c-s.fr (unknown [192.168.232.3]) by messagerie.si.c-s.fr (Postfix) with ESMTP id 56B638B8F8; Thu, 29 Nov 2018 20:00:24 +0100 (CET) Received: by po14163vm.idsi0.si.c-s.fr (Postfix, from userid 0) id 7461B69B5A; Thu, 29 Nov 2018 19:00:24 +0000 (UTC) Message-Id: <43cde6255c890f944700accf8769e73786794342.1543517818.git.christophe.leroy@c-s.fr> In-Reply-To: References: From: Christophe Leroy Subject: [PATCH v1 07/13] powerpc/mm/32s: add setibat() clearibat() and update_bats() To: Benjamin Herrenschmidt , Paul Mackerras , Michael Ellerman , j.neuschaefer@gmx.net Cc: linux-kernel@vger.kernel.org, linuxppc-dev@lists.ozlabs.org Date: Thu, 29 Nov 2018 19:00:24 +0000 (UTC) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org setibat() and clearibat() allows to manipulate IBATs independently of DBATs. update_bats() allows to update bats after init. This is done with MMU off. Signed-off-by: Christophe Leroy --- arch/powerpc/include/asm/book3s/32/mmu-hash.h | 2 ++ arch/powerpc/kernel/head_32.S | 35 +++++++++++++++++++++++++++ arch/powerpc/mm/ppc_mmu_32.c | 32 ++++++++++++++++++++++++ 3 files changed, 69 insertions(+) diff --git a/arch/powerpc/include/asm/book3s/32/mmu-hash.h b/arch/powerpc/include/asm/book3s/32/mmu-hash.h index e38c91388c40..b4ccb832d4fb 100644 --- a/arch/powerpc/include/asm/book3s/32/mmu-hash.h +++ b/arch/powerpc/include/asm/book3s/32/mmu-hash.h @@ -83,6 +83,8 @@ typedef struct { unsigned long vdso_base; } mm_context_t; +void update_bats(void); + #endif /* !__ASSEMBLY__ */ /* We happily ignore the smaller BATs on 601, we don't actually use diff --git a/arch/powerpc/kernel/head_32.S b/arch/powerpc/kernel/head_32.S index d1c39b5ccfd6..0f4c72ebb151 100644 --- a/arch/powerpc/kernel/head_32.S +++ b/arch/powerpc/kernel/head_32.S @@ -1101,6 +1101,41 @@ BEGIN_MMU_FTR_SECTION END_MMU_FTR_SECTION_IFSET(MMU_FTR_USE_HIGH_BATS) blr +_ENTRY(update_bats) + lis r4, 1f@h + ori r4, r4, 1f@l + tophys(r4, r4) + mfmsr r6 + mflr r7 + li r3, MSR_KERNEL & ~(MSR_IR | MSR_DR) + rlwinm r0, r6, 0, ~MSR_RI + rlwinm r0, r0, 0, ~MSR_EE + mtmsr r0 + mtspr SPRN_SRR0, r4 + mtspr SPRN_SRR1, r3 + SYNC + RFI +1: bl clear_bats + lis r3, BATS@ha + addi r3, r3, BATS@l + tophys(r3, r3) + LOAD_BAT(0, r3, r4, r5) + LOAD_BAT(1, r3, r4, r5) + LOAD_BAT(2, r3, r4, r5) + LOAD_BAT(3, r3, r4, r5) +BEGIN_MMU_FTR_SECTION + LOAD_BAT(4, r3, r4, r5) + LOAD_BAT(5, r3, r4, r5) + LOAD_BAT(6, r3, r4, r5) + LOAD_BAT(7, r3, r4, r5) +END_MMU_FTR_SECTION_IFSET(MMU_FTR_USE_HIGH_BATS) + li r3, MSR_KERNEL & ~(MSR_IR | MSR_DR | MSR_RI) + mtmsr r3 + mtspr SPRN_SRR0, r7 + mtspr SPRN_SRR1, r6 + SYNC + RFI + flush_tlbs: lis r10, 0x40 1: addic. r10, r10, -0x1000 diff --git a/arch/powerpc/mm/ppc_mmu_32.c b/arch/powerpc/mm/ppc_mmu_32.c index 1078095d9407..58dd71686707 100644 --- a/arch/powerpc/mm/ppc_mmu_32.c +++ b/arch/powerpc/mm/ppc_mmu_32.c @@ -105,6 +105,38 @@ static unsigned int block_size(unsigned long base, unsigned long top) return min3(max_size, 1U << base_shift, 1U << block_shift); } +/* + * Set up one of the IBAT (block address translation) register pairs. + * The parameters are not checked; in particular size must be a power + * of 2 between 128k and 256M. + * Only for 603+ ... + */ +static void setibat(int index, unsigned long virt, phys_addr_t phys, + unsigned int size, pgprot_t prot) +{ + unsigned int bl = (size >> 17) - 1; + int wimgxpp; + struct ppc_bat *bat = BATS[index]; + unsigned long flags = pgprot_val(prot); + + if (!cpu_has_feature(CPU_FTR_NEED_COHERENT)) + flags &= ~_PAGE_COHERENT; + + wimgxpp = (flags & _PAGE_COHERENT) | (_PAGE_EXEC ? BPP_RX : BPP_XX); + bat[0].batu = virt | (bl << 2) | 2; /* Vs=1, Vp=0 */ + bat[0].batl = BAT_PHYS_ADDR(phys) | wimgxpp; + if (flags & _PAGE_USER) + bat[0].batu |= 1; /* Vp = 1 */ +} + +static void clearibat(int index) +{ + struct ppc_bat *bat = BATS[index]; + + bat[0].batu = 0; + bat[0].batl = 0; +} + unsigned long __init mmu_mapin_ram(unsigned long base, unsigned long top) { int idx; -- 2.13.3