Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp6203770imu; Sun, 2 Dec 2018 12:26:41 -0800 (PST) X-Google-Smtp-Source: AFSGD/Up+88lrQoUan/yu3dc+g5S29UB7d6MJcWwBelPtLE1jzy8SaJLcy8RwLA/pS3HwLeizX8R X-Received: by 2002:a17:902:227:: with SMTP id 36mr13477201plc.140.1543782401556; Sun, 02 Dec 2018 12:26:41 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1543782401; cv=none; d=google.com; s=arc-20160816; b=Rg2D4NxZLZBIXdNZX2VHSHUsVMQmsBHELrRjnvtHuKWNL7ye5nMHfub4fsDhwLTxV6 nj+C+slutnBt21fSbPGHoGKF8z0GY0Z0bjac1H9jEPIvLzQEuHuMvJ/0juiqIaMLBvvY qbKPhFQx5CEBM0Q8PZ9NnDjmC2nnA3mx1fXctACj+IHa5sGwwEH2adZxDetiNYAPTy0E jPiobmWbbeT/GpTalBD6SpEHuKpt4QShOj/Q5dXy/iSTZR5JmlN/KSwfyjBRi2UNHq6i +HGQlc64ay9zHFvRDujjTKD3XT257EkpXrIrVzbTVI9CxehajbOMxkc3WkoJC3Sq4Hmw xIDA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature; bh=U5HquPP+e02dVOAMk7E3AUX6XcA/ii1Z/T8jnzUactc=; b=QainhQWV0nshFB7Q+AoP9GWuNqGZBsdCPczB4QmbLq+9mjVq/KkD45tpbywWbz3Q8N +ZIW9Tb/7AjmF3m1yf60/Lx0/gU7DjWSIpgxZaSAurJOQF/2aehZcn/PskFSOLgofPrW OHgEuQjJl0ZxBHVchha1K7PTby4U2G2ugOW8gFzu0ER+MNXYSaNtVj39sUHfCK3b1iT5 Ps5CH7O/EJXZnLD1RUf+mhwoKaKoftH11AmNcILi4aWGPEREX9CckRNiVA0a49d5n506 LT993Nn2fPtWYjNcG9mF82viDyx/CoRFLCdVBpjSZhoY6YPfxCf6G+oZBMir0wdBZ2NL sqdw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=L8v7t5zb; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id x8si11709036plo.259.2018.12.02.12.26.27; Sun, 02 Dec 2018 12:26:41 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=L8v7t5zb; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1725932AbeLBUY3 (ORCPT + 99 others); Sun, 2 Dec 2018 15:24:29 -0500 Received: from mail-wm1-f68.google.com ([209.85.128.68]:53685 "EHLO mail-wm1-f68.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725710AbeLBUY2 (ORCPT ); Sun, 2 Dec 2018 15:24:28 -0500 Received: by mail-wm1-f68.google.com with SMTP id y1so3691535wmi.3; Sun, 02 Dec 2018 12:24:23 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=U5HquPP+e02dVOAMk7E3AUX6XcA/ii1Z/T8jnzUactc=; b=L8v7t5zbQqh3/DPYoJLHYE40hz4yqDp09mr0+ytfO+988shSCu9X7GkxbxVX0Fvdec IO6VkFhMbltF92r1jmInr2Cd+4dCc6zxZoMBfd1Z3rTzVdhZBI6Zsqu4gsmC2np5D4EQ dRBXjcmy0GoWomDyQlSzAZw8Hpu7xx2Nq5Q22UeEH/aJulByTagBEPWI2SKRXPKt0JNA UnjiJ8O6fvT+AN4CBEU44l8BiTiNCY8//BAs9eFepowwyfZQka5AfketwwXGcrewxz0j MfwYqf+VLOKqmgGZiuNpXIGPJv3gxocJp34ct4FujbpTHvBJvGV1Mv9SfK/xi8xeleLr tlKw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=U5HquPP+e02dVOAMk7E3AUX6XcA/ii1Z/T8jnzUactc=; b=SMhhWvC3atd+EEzmGUn/pzWl+yK2pED2qO4GeRYqazuJ0ICx85mEckTDJX0YJeLpXa uHBPCL9cvkFXH76uX0BNhldYNzm8in6wDhzcEYjn6cgI7Bkj8Z42u9Jqkei2pIfxp78D zCbVZYdUB7GjMf5gYsmEczEkGu7s2LSIWKTLSFV4R471i2OzehR44zoF1A+vTY7m41Kj hRA3df0bJY9kMXIqBKlRUKDggUeLBBcYOXAbre/odstHS9A4Bn+K5Qz2XqzP0QxLmGNG 3AagrRrLrnzqyV9irMIkdA12IsPZJ2lO8DW2eZFnwmraCZpnnTeifk1YRQndKJLhJehW +/+g== X-Gm-Message-State: AA+aEWZpKAN+Lzs8icIhG6rG9iceCmZNFK8U5LCToL1TUCZltCI+L44e Vna1UPm6ac111gpW1EXV1yh/xoNim70= X-Received: by 2002:a1c:c148:: with SMTP id r69mr5870493wmf.147.1543782262710; Sun, 02 Dec 2018 12:24:22 -0800 (PST) Received: from ThinkPad.home ([185.219.177.152]) by smtp.gmail.com with ESMTPSA id l3sm14451510wma.44.2018.12.02.12.24.21 (version=TLS1_2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Sun, 02 Dec 2018 12:24:22 -0800 (PST) From: Mesih Kilinc To: devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, linux-clk@vger.kernel.org, linux-gpio@vger.kernel.org, linux-sunxi@googlegroups.com Cc: Mesih Kilinc , Maxime Ripard , Chen-Yu Tsai , Russell King , Daniel Lezcano , Marc Zyngier , Linus Walleij , Icenowy Zheng , Rob Herring , Julian Calaby Subject: [PATCH v6 07/17] irqchip/sun4i: Add support for Allwinner ARMv5 F1C100s Date: Sun, 2 Dec 2018 23:23:41 +0300 Message-Id: <5fe6eafae0bd8994dcdb5ea6b9255a64e6cdf02c.1543781680.git.mesihkilinc@gmail.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: References: Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch adds support for suniv Allwinner ARMv5 F1C100s SoC which has stripped version of interrupt controller that found in A10/A13. Signed-off-by: Mesih Kilinc Acked-by: Maxime Ripard --- drivers/irqchip/irq-sun4i.c | 47 +++++++++++++++++++++++++++++++++++---------- 1 file changed, 37 insertions(+), 10 deletions(-) diff --git a/drivers/irqchip/irq-sun4i.c b/drivers/irqchip/irq-sun4i.c index 507f4e3..fb78d66 100644 --- a/drivers/irqchip/irq-sun4i.c +++ b/drivers/irqchip/irq-sun4i.c @@ -32,6 +32,8 @@ #define SUN4I_IRQ_MASK_REG(data, x) ((data)->mask_reg_offset + 0x4 * x) #define SUN4I_IRQ_ENABLE_REG_OFFSET 0x40 #define SUN4I_IRQ_MASK_REG_OFFSET 0x50 +#define SUNIV_IRQ_ENABLE_REG_OFFSET 0x20 +#define SUNIV_IRQ_MASK_REG_OFFSET 0x30 struct sun4i_irq_chip_data { void __iomem *irq_base; @@ -105,15 +107,6 @@ static const struct irq_domain_ops sun4i_irq_ops = { static int __init sun4i_of_init(struct device_node *node, struct device_node *parent) { - irq_ic_data = kzalloc(sizeof(struct sun4i_irq_chip_data), GFP_KERNEL); - if (!irq_ic_data) { - pr_err("kzalloc failed!\n"); - return -ENOMEM; - } - - irq_ic_data->enable_reg_offset = SUN4I_IRQ_ENABLE_REG_OFFSET; - irq_ic_data->mask_reg_offset = SUN4I_IRQ_MASK_REG_OFFSET; - irq_ic_data->irq_base = of_iomap(node, 0); if (!irq_ic_data->irq_base) panic("%pOF: unable to map IC registers\n", @@ -149,7 +142,41 @@ static int __init sun4i_of_init(struct device_node *node, return 0; } -IRQCHIP_DECLARE(allwinner_sun4i_ic, "allwinner,sun4i-a10-ic", sun4i_of_init); + +static int __init sun4i_ic_of_init(struct device_node *node, + struct device_node *parent) +{ + irq_ic_data = kzalloc(sizeof(struct sun4i_irq_chip_data), GFP_KERNEL); + if (!irq_ic_data) { + pr_err("kzalloc failed!\n"); + return -ENOMEM; + } + + irq_ic_data->enable_reg_offset = SUN4I_IRQ_ENABLE_REG_OFFSET; + irq_ic_data->mask_reg_offset = SUN4I_IRQ_MASK_REG_OFFSET; + + return sun4i_of_init(node, parent); +} + +IRQCHIP_DECLARE(allwinner_sun4i_ic, "allwinner,sun4i-a10-ic", sun4i_ic_of_init); + +static int __init suniv_ic_of_init(struct device_node *node, + struct device_node *parent) +{ + irq_ic_data = kzalloc(sizeof(struct sun4i_irq_chip_data), GFP_KERNEL); + if (!irq_ic_data) { + pr_err("kzalloc failed!\n"); + return -ENOMEM; + } + + irq_ic_data->enable_reg_offset = SUNIV_IRQ_ENABLE_REG_OFFSET; + irq_ic_data->mask_reg_offset = SUNIV_IRQ_MASK_REG_OFFSET; + + return sun4i_of_init(node, parent); +} + +IRQCHIP_DECLARE(allwinner_sunvi_ic, "allwinner,suniv-f1c100s-ic", + suniv_ic_of_init); static void __exception_irq_entry sun4i_handle_irq(struct pt_regs *regs) { -- 2.7.4