Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp6247351imu; Sun, 2 Dec 2018 13:25:50 -0800 (PST) X-Google-Smtp-Source: AFSGD/Xo19j1yrQWlxpmhRu5eR3qF0hcs121zAAKNy23FB9fGI8kutWFPXIuQsS4UDa8tfwLAio4 X-Received: by 2002:a17:902:4124:: with SMTP id e33mr13513596pld.236.1543785950486; Sun, 02 Dec 2018 13:25:50 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1543785950; cv=none; d=google.com; s=arc-20160816; b=Fni/nKu8ukDbiuckhqVgfHZvWdSAB6jmtBBHrre2sotoIF6YV8TuJ7sx1BjmJzHItI 3dIf4s3ZrgGhZFtWtsZWzmnLefi0fLBJDvwcqT0Vc/HqW7Dl28FqGL0aZN3PhdVPvAwX KWoP43ZY6Ij4LUZoEecdvXb//mCk5aitWC2I+KxG9ZtP5MECEp+dFwLBqi02R9yuN7nV QsCS0dzsvfOfsAdYRUawTKGIhsBl0eHFUZV2877odb0OSjNdt1dMpTIrFR3tzrUkycuC EmjB1TPsDHhG7AxymcHylAwYFx5ChP21wnQXCqByq5jGGvu69mCjgs9xBnpBXu50Lmkw Wbpw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature; bh=+RIjtlpT3+92I1+2H0hsC2goUn5MUzztUllaWtnGW6g=; b=sbUjzUt57nSzSt1tMdG046AIyRTeIjJahRnTaDDgfvCTebrwWZdzm7rd3Uz4r64ryU PuXZkdIlNPzzFdYfC051jDCkrQAxyIp1YHK6s1SE0QfT5kKfssN0zf8XQIcW3lAg/nUx mD77fgLPtfS/RQyBAq1x8+V+hCOeZva0tT6uX+2UDpDkFMinUQjgJKUVGQD//QcWDymx C7vWkfAO8ldAgJA1qD3SUCstFBMLCDTykzsNs87kJ508IAV0aig5TqutUN4zZADLsnCX IziUoxJAA8oX8neuQfHhmQ5/2G2RuwDoHTJvTZyZ0TOPkC0stuLNwS810jVJkSciTrIH n6jw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=Z2TILMS7; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id a64si10701262pge.124.2018.12.02.13.25.35; Sun, 02 Dec 2018 13:25:50 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=Z2TILMS7; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1725835AbeLBVXi (ORCPT + 99 others); Sun, 2 Dec 2018 16:23:38 -0500 Received: from mail-wr1-f68.google.com ([209.85.221.68]:45720 "EHLO mail-wr1-f68.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725805AbeLBVXi (ORCPT ); Sun, 2 Dec 2018 16:23:38 -0500 Received: by mail-wr1-f68.google.com with SMTP id v6so10104438wrr.12; Sun, 02 Dec 2018 13:23:34 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=+RIjtlpT3+92I1+2H0hsC2goUn5MUzztUllaWtnGW6g=; b=Z2TILMS7nhHpXjPG8qMmgoZGLsz5pbrkGf8QKsyQI8Jnpq6trsDTbAeryTZW8u7/Yo INyr1g774vsZ1aw7ePanyBUXyhxl2L+L3FkK2hIUIn3ZFrUaiAD6ngmyi102kkf5JusG fhSD91W3htOEdJUxzEE9dzjcvbBAtMmReA7w7bRVxTXh1rp53nyZQddv2h2ZtaPpMNbC /u9OvrKELsuTn2TsoPsRcqVtTNll9fZN8YfK3JutNMECv/TftHAXizspneGmd3uTv6Ay rWLk4SeRNsJQi021kXk25Adbnz2hv/K0UwAro88dNMacYks3OGAlf5J1clL+b6cnisJv ZiFw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=+RIjtlpT3+92I1+2H0hsC2goUn5MUzztUllaWtnGW6g=; b=OqbejzQJJQhCGLN8gtH1Shj9RAnncr1ep0W7RrRVQEKBaky5MjPDimEHiIsbbRKe1u jrXj9a9SXTK5NVsomv2eq5JAEjxN0zSu4D3cL7R9LdfY3KPYcUv0F3jkd/ejR+x4Onet uSyUAP/dWpPpVK6CZm8e/C1CKWy6dHN2eVahgoxIRZfP6cip/ctMqs8pUTJ6bS22ZVUr SLURNLEO2cMt4YcnlzW/qagw+8zt11AcViO+2SAd3wXLimDfbpnxFBbsL+87fUX/HqZC Uycj04hK1dalXa/+TOlsFNvK/EQxr33HJ4fnJ0ZDJnF1iQ6/pAnmNA6nXmPUPCXSBxaD LQ4w== X-Gm-Message-State: AA+aEWaK8OrEfQLF2bTwghG1WceXEBrBgXTwL7Jwk8EZI+TVhdn7PopO aqZhaw1snYcTRPSLVc6K1rvwMCkgm3E= X-Received: by 2002:adf:c108:: with SMTP id r8mr12313316wre.233.1543785813999; Sun, 02 Dec 2018 13:23:33 -0800 (PST) Received: from ThinkPad.home ([185.219.177.152]) by smtp.gmail.com with ESMTPSA id d2sm9551043wrs.97.2018.12.02.13.23.32 (version=TLS1_2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Sun, 02 Dec 2018 13:23:33 -0800 (PST) From: Mesih Kilinc To: dmaengine@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, alsa-devel@alsa-project.org, linux-sunxi@googlegroups.com Cc: Mesih Kilinc , Vinod Koul , Rob Herring , Mark Rutland , Maxime Ripard , Chen-Yu Tsai , Liam Girdwood , Mark Brown , Jaroslav Kysela , Takashi Iwai Subject: [RFC PATCH 02/10] dma-engine: sun4i: Add has_reset option to quirk Date: Mon, 3 Dec 2018 00:23:09 +0300 Message-Id: <01acc2214bf4aa62bda1c6e2ecf04ad698f9866b.1543782328.git.mesihkilinc@gmail.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: References: Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Allwinner suniv F1C100s has a reset bit for DMA in CCU. Sun4i do not has this bit but in order to support suniv we need to add it. So add support for reset bit. Signed-off-by: Mesih Kilinc --- drivers/dma/sun4i-dma.c | 23 +++++++++++++++++++++++ 1 file changed, 23 insertions(+) diff --git a/drivers/dma/sun4i-dma.c b/drivers/dma/sun4i-dma.c index e86b424..d267ff9 100644 --- a/drivers/dma/sun4i-dma.c +++ b/drivers/dma/sun4i-dma.c @@ -18,6 +18,7 @@ #include #include #include +#include #include #include @@ -153,6 +154,7 @@ struct sun4i_dma_config { u8 ddma_drq_sdram; u8 max_burst; + bool has_reset; }; struct sun4i_dma_pchan { @@ -201,6 +203,7 @@ struct sun4i_dma_dev { int irq; spinlock_t lock; const struct sun4i_dma_config *cfg; + struct reset_control *rst; }; static struct sun4i_dma_dev *to_sun4i_dma_dev(struct dma_device *dev) @@ -1198,6 +1201,15 @@ static int sun4i_dma_probe(struct platform_device *pdev) return PTR_ERR(priv->clk); } + if(priv->cfg->has_reset) { + priv->rst = devm_reset_control_get_exclusive(&pdev->dev, + NULL); + if (IS_ERR(priv->rst)) { + dev_err(&pdev->dev, "Failed to get reset control\n"); + return PTR_ERR(priv->rst); + } + } + platform_set_drvdata(pdev, priv); spin_lock_init(&priv->lock); @@ -1268,6 +1280,16 @@ static int sun4i_dma_probe(struct platform_device *pdev) return ret; } + /* Deassert the reset control */ + if (priv->rst) { + ret = reset_control_deassert(priv->rst); + if (ret) { + dev_err(&pdev->dev, + "Failed to deassert the reset control\n"); + goto err_clk_disable; + } + } + /* * Make sure the IRQs are all disabled and accounted for. The bootloader * likes to leave these dirty @@ -1339,6 +1361,7 @@ static struct sun4i_dma_config sun4i_a10_dma_cfg = { .ddma_drq_sdram = SUN4I_DDMA_DRQ_TYPE_SDRAM, .max_burst = SUN4I_MAX_BURST, + .has_reset = false, }; static const struct of_device_id sun4i_dma_match[] = { -- 2.7.4