Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp6832680imu; Mon, 3 Dec 2018 03:39:01 -0800 (PST) X-Google-Smtp-Source: AFSGD/W/R5C+d+l0mBRAR7cWmqACyOikUOJW1VqZHk1foYeItJqvwz6ntWH0/5C5yctW6w5aIoeo X-Received: by 2002:a17:902:7c0c:: with SMTP id x12mr16000789pll.265.1543837141539; Mon, 03 Dec 2018 03:39:01 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1543837141; cv=none; d=google.com; s=arc-20160816; b=tL6egNb4kR6Pt2nnEXpmbWQ3RDJLx7VnlQs6aKMJuxJ+M2swNyGPq8mu/6rikfO07T wExm2N7HLr/V3lMSNVLIMzyEHnvTaKhDjKuUNmWR8kASYt2D7ts9pC5rbzr+Q0vtpS69 XUiT2Q/2mYwn94IFmVP3Do9sNdM3k0Nw/NPUfl2z9V6g1i+WkHUZbk87TbVoNRz40m9P ReJNqfFcqX3zsvPqDJKusG0gkdJ4vmjkgsp6mBg4RngdJqaknRXDWcpggpvHl54TRPye JKqzf11tfTyBWQkVqp0ba7NXLpKly2P4Yns/Ywe2zCekSZjkF9xolLLLUSgGZF5WOca5 Bw1A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=rQsA6C9xH6+IsBsmZCww98L7N2iuVKEJbjhOJ+e8DA4=; b=fUF2Yej6rLDFWUgksPn9o3HazuWjsgmIS086iE/16KMA6Q7kCCeV0rot5/PHfCWdly Ulka1mV6PbJTpbaA2+XzXMdELMj+ZYMArt0fUBDZxr14gO9cDEdmzFVFXOov/F4OO+5I qwYowXQntTa9VIwlvZgcAAWzTD/j6kKNsddm/9F1fQ8vFYwoj6o1Hx8hqvFnZEcdSIyx YElZLntxcGmi3yXore6Wovf/Un7S8K14dBcfjf7eTj5B1xCI+8w9TvWuaKUZvCUiEpJ0 xz0HOjKr/3KhbQdN6HEqaRnOEwHHb0C3j8Au2NrTzgbkVSzxgWPwAKBhVbO3XvsKs8Ws OSBg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id i13si12344971pgg.100.2018.12.03.03.38.47; Mon, 03 Dec 2018 03:39:01 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726497AbeLCLhS (ORCPT + 99 others); Mon, 3 Dec 2018 06:37:18 -0500 Received: from mailgw01.mediatek.com ([210.61.82.183]:39339 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1726146AbeLCLhR (ORCPT ); Mon, 3 Dec 2018 06:37:17 -0500 X-UUID: 61fa3bdee752427cbb03096412968724-20181203 X-UUID: 61fa3bdee752427cbb03096412968724-20181203 Received: from mtkcas09.mediatek.inc [(172.21.101.178)] by mailgw01.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 454374608; Mon, 03 Dec 2018 19:36:31 +0800 Received: from mtkcas08.mediatek.inc (172.21.101.126) by mtkmbs01n1.mediatek.inc (172.21.101.68) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Mon, 3 Dec 2018 19:36:29 +0800 Received: from mtkslt301.mediatek.inc (10.21.14.114) by mtkcas08.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Mon, 3 Dec 2018 19:36:29 +0800 From: YT Shen To: Matthias Brugger CC: Rob Herring , Mark Rutland , , , , , , YT Shen Subject: [PATCH 6/8] arm64: dts: add mmc nodes for MT2712 Date: Mon, 3 Dec 2018 19:36:00 +0800 Message-ID: <1543836962-18293-7-git-send-email-yt.shen@mediatek.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1543836962-18293-1-git-send-email-yt.shen@mediatek.com> References: <1543836962-18293-1-git-send-email-yt.shen@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Signed-off-by: YT Shen --- arch/arm64/boot/dts/mediatek/mt2712e.dtsi | 34 +++++++++++++++++++++++++++++++ 1 file changed, 34 insertions(+) diff --git a/arch/arm64/boot/dts/mediatek/mt2712e.dtsi b/arch/arm64/boot/dts/mediatek/mt2712e.dtsi index e9856fe..4f0aa65 100644 --- a/arch/arm64/boot/dts/mediatek/mt2712e.dtsi +++ b/arch/arm64/boot/dts/mediatek/mt2712e.dtsi @@ -611,6 +611,40 @@ status = "disabled"; }; + mmc0: mmc@11230000 { + compatible = "mediatek,mt2712-mmc"; + reg = <0 0x11230000 0 0x1000>; + interrupts = ; + clocks = <&pericfg CLK_PERI_MSDC30_0>, + <&pericfg CLK_PERI_MSDC50_0_HCLK_EN>, + <&pericfg CLK_PERI_MSDC30_0_QTR_EN>, + <&pericfg CLK_PERI_MSDC50_0_EN>; + clock-names = "source", "hclk", "bus_clk", "source_cg"; + status = "disabled"; + }; + + mmc1: mmc@11240000 { + compatible = "mediatek,mt2712-mmc"; + reg = <0 0x11240000 0 0x1000>; + interrupts = ; + clocks = <&pericfg CLK_PERI_MSDC30_1>, + <&topckgen CLK_TOP_AXI_SEL>, + <&pericfg CLK_PERI_MSDC30_1_EN>; + clock-names = "source", "hclk", "source_cg"; + status = "disabled"; + }; + + mmc2: mmc@11250000 { + compatible = "mediatek,mt2712-mmc"; + reg = <0 0x11250000 0 0x1000>; + interrupts = ; + clocks = <&pericfg CLK_PERI_MSDC30_2>, + <&topckgen CLK_TOP_AXI_SEL>, + <&pericfg CLK_PERI_MSDC30_2_EN>; + clock-names = "source", "hclk", "source_cg"; + status = "disabled"; + }; + ssusb: usb@11271000 { compatible = "mediatek,mt2712-mtu3", "mediatek,mtu3"; reg = <0 0x11271000 0 0x3000>, -- 1.9.1