Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp6850130imu; Mon, 3 Dec 2018 03:59:53 -0800 (PST) X-Google-Smtp-Source: AFSGD/UJtDO2qqtGESNetvNOzS0Y1JV4CQf3dvmVAiYQeRqDMpOZQblIQJZzms+CZcTPRQBtrpDd X-Received: by 2002:a62:83ce:: with SMTP id h197mr15481615pfe.187.1543838393384; Mon, 03 Dec 2018 03:59:53 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1543838393; cv=none; d=google.com; s=arc-20160816; b=Pc/QAUvsGJGyHYg8osg4YU00MBzdK6yV+YwH7qrBldOEMUE3JsxoDAPxgmwQbRNx6i Wk94wfRzArpfNu9beqRwdzySkUxttHNqe5kj54ezzkBITzl1jloVd9eur2D0so7gEhvT eYCf/WolTa3GvPjCtWQQfR+1O7CqSIb1hC8jAJMDLIC8JCtj+QelongXRYQA5rkMtObO 0er1BaQ6SJG1qMMHvVyn6ddW6drAkf3cBJe4ZmMBaDKu5rXXxkkQJ3+cerZL44R9NASL hr/Y0OdBDAoD0OwgLnR6HKdcZ0OCgxyFRor8WZp1H3EKup+SG9VsbEHh2j6yWkQ7Pq+m Gyag== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:in-reply-to :content-disposition:mime-version:references:message-id:subject:cc :to:from:date; bh=31zXYxJYYdU0AWtJPBYw9+dxkDm76zUqg8kVyJKRA74=; b=mX0gwYBPAVOMQW90f8s0s6iT0+YCALGU6SQvi2KUmmDSAc5XtPor2hsCRUUfFH+/pH Joo3TQu24rc2Ver6ykqC7qKgOM+LsT64KHQCeYto1iVvKyT7myX4agG8uNZiHVol29Hh 51QgRetQcsHRbZu+9NEjxKpUr1lN9ILLYTSzwqsXTkDU9gZXEhwfCg8jVhjBWoz8t2Uk RUH/PHzF/JWoX3rRi37cW9QT6IDcvq8ApzfsGEYd7JXvbZZe7DcTfVfhlDG+GqPOwhm0 QY3OwnseGSnDIvC/oK6aic/lD4tHBjPNBdd/uJUDWa7okgrdLhXe9oI9K3mdt33syZ8t 4WgA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 15si11620872pgv.351.2018.12.03.03.59.38; Mon, 03 Dec 2018 03:59:53 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726398AbeLCL7k (ORCPT + 99 others); Mon, 3 Dec 2018 06:59:40 -0500 Received: from foss.arm.com ([217.140.101.70]:35594 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725975AbeLCL7k (ORCPT ); Mon, 3 Dec 2018 06:59:40 -0500 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.72.51.249]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 4AD81165C; Mon, 3 Dec 2018 03:58:55 -0800 (PST) Received: from e107981-ln.cambridge.arm.com (e107981-ln.cambridge.arm.com [10.1.197.40]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id E3F2A3F59C; Mon, 3 Dec 2018 03:58:52 -0800 (PST) Date: Mon, 3 Dec 2018 11:58:50 +0000 From: Lorenzo Pieralisi To: "Z.q. Hou" , Subrahmanya Lingappa Cc: "linux-pci@vger.kernel.org" , "linux-arm-kernel@lists.infradead.org" , "devicetree@vger.kernel.org" , "linux-kernel@vger.kernel.org" , "bhelgaas@google.com" , "robh+dt@kernel.org" , "mark.rutland@arm.com" , "shawnguo@kernel.org" , Leo Li , Mingkai Hu , "M.h. Lian" , Xiaowei Bao Subject: Re: [PATCH 00/23] PCI: refactor the Mobiveil driver and add PCIe support for NXP LX SoCs Message-ID: <20181203115850.GB8040@e107981-ln.cambridge.arm.com> References: <20181106131807.29951-1-Zhiqiang.Hou@nxp.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20181106131807.29951-1-Zhiqiang.Hou@nxp.com> User-Agent: Mutt/1.5.24 (2015-08-30) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Tue, Nov 06, 2018 at 01:19:03PM +0000, Z.q. Hou wrote: > From: Hou Zhiqiang > > This patch set is aim to refactor the Mobiveil driver and add > PCIe support for NXP LX series SoCs. > > Hou Zhiqiang (23): > PCI: mobiveil: uniform the register accessors > PCI: mobiveil: format the code without function change > PCI: mobiveil: correct the returned error number > PCI: mobiveil: remove flag MSI_FLAG_MULTI_PCI_MSI > PCI: mobiveil: correct PCI base address in MEM/IO outbound windows > PCI: mobiveil: replace the resource list iteration function > PCI: mobiveil: use WIN_NUM_0 explicitly for CFG outbound window > PCI: mobiveil: use the 1st inbound window for MEM inbound transactions > PCI: mobiveil: correct the inbound/outbound window setup routine > PCI: mobiveil: fix the INTx process error > PCI: mobiveil: only fixup the Class Code field > PCI: mobiveil: move out the link up waiting from mobiveil_host_init > PCI: mobiveil: move irq chained handler setup out of DT parse > PCI: mobiveil: initialize Primary/Secondary/Subordinate bus number > dt-bindings: pci: mobiveil: change gpio_slave and apb_csr to optional > PCI: mobiveil: refactor the Mobiveil driver > PCI: mobiveil: continue to initialize the host upon no PCIe link > PCI: mobiveil: disabled IB and OB windows set by bootloader > PCI: mobiveil: add Byte and Half-Word width register accessors > PCI: mobiveil: change prototype of function mobiveil_host_init > dt-bindings: pci: Add NXP LX SoCs PCIe controller > PCI: mobiveil: add PCIe RC driver for NXP LX series SoCs > arm64: dts: freescale: lx2160a: add pcie DT nodes > > .../devicetree/bindings/pci/lx-pci.txt | 52 ++ > .../devicetree/bindings/pci/mobiveil-pcie.txt | 2 + > MAINTAINERS | 10 +- > .../arm64/boot/dts/freescale/fsl-lx2160a.dtsi | 157 ++++ > drivers/pci/controller/Kconfig | 11 +- > drivers/pci/controller/Makefile | 2 +- > drivers/pci/controller/mobiveil/Kconfig | 34 + > drivers/pci/controller/mobiveil/Makefile | 5 + > drivers/pci/controller/mobiveil/pci-lx.c | 222 +++++ > .../controller/mobiveil/pcie-mobiveil-host.c | 622 +++++++++++++ > .../controller/mobiveil/pcie-mobiveil-plat.c | 54 ++ > .../pci/controller/mobiveil/pcie-mobiveil.c | 245 +++++ > .../pci/controller/mobiveil/pcie-mobiveil.h | 221 +++++ > drivers/pci/controller/pcie-mobiveil.c | 861 ------------------ > 14 files changed, 1625 insertions(+), 873 deletions(-) > create mode 100644 Documentation/devicetree/bindings/pci/lx-pci.txt > create mode 100644 drivers/pci/controller/mobiveil/Kconfig > create mode 100644 drivers/pci/controller/mobiveil/Makefile > create mode 100644 drivers/pci/controller/mobiveil/pci-lx.c > create mode 100644 drivers/pci/controller/mobiveil/pcie-mobiveil-host.c > create mode 100644 drivers/pci/controller/mobiveil/pcie-mobiveil-plat.c > create mode 100644 drivers/pci/controller/mobiveil/pcie-mobiveil.c > create mode 100644 drivers/pci/controller/mobiveil/pcie-mobiveil.h > delete mode 100644 drivers/pci/controller/pcie-mobiveil.c Subrahmanya, for the records, this is the driver *you* are maintaining, aren't you ? We ask developers to be added to the MAINTAINERS list in order to hold them accountable, merging a driver upstream means that you need to actively maintain it, which in turn means reviewing series affecting its code, like this one. I will have a look too but it is your responsibility to review these patches and ACK them accordingly. So I strongly suggest you start doing it please. Thanks, Lorenzo