Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp7255663imu; Mon, 3 Dec 2018 09:59:16 -0800 (PST) X-Google-Smtp-Source: AFSGD/V1nAEe1T5SIqmBf1f+CvF0it0QPRjEL0/JXLCt37Rw5DDGXR4wFjY+6bTV8LqilFE5u/2L X-Received: by 2002:a17:902:f082:: with SMTP id go2mr16986498plb.115.1543859956298; Mon, 03 Dec 2018 09:59:16 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1543859956; cv=none; d=google.com; s=arc-20160816; b=UrBq9/ZtCfsgcnMbOMhube6WTdjjo/ySYI3XTy6kIFNiBbO2UJ/DtiR3VBX6PvmtcP YSirlY0GC04AXrZufIUeaENdJWeM17YD+lkE9n3LvJutAK0lI9FLRecU0aqGKyCHpnhu mWkHn0s7P4ZP1pTZGWmOWbIyyvY1rShr0bKoVSUQJw+8ZvyS8bQZTIjKL4VJiAwee+3K CapRWO9eVDfcTTdqSpBb34UhhU9CLtQs3uR1ZAIrMuk04PXR8VjaGGXYBEbmdikjMcbR HLqOv2jPn2wzM6r0JcQjZ/pbuwsDEepgfc5QmyfyHySYhc9u6E7ZBLM5VuHrFBEGvtga IiyA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject:dmarc-filter :dkim-signature:dkim-signature; bh=7jpMxJ52MmPlFR5X/lw+momREPHVimMlVAO7n76M9ao=; b=GWVUeEZkqCSqibw2ypnpV+t/Erlg5BOTvW5W0c8DH94pxlzV9d02J/wsfo6oE7oVrV 9qvz7Hw6UoP5Ndsqb7Iiu7kuphiYiA31aSv6+/IZJL44yxV5uQc99Bt6l4qcLakaIklG ULBVfkQsE6lxtYoUsXGuGEgF9LOchSZ7IV3mZnJVOX7Q9I+IlhW/AGKb7rIER/7LKpxh QIj7xHQ+fVtWsBD2Q2gj8jY0j5tQCecqlvyIx97H2cHmPLc3goAHHy67/oOKRprXiPtd fTVdgSmBSZshE5ByjpBazo2H03sFqqhP+cuzUZIxwaOLva7w5bWEYwLq885YN6xRW7At G7nQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=cpA57M23; dkim=pass header.i=@codeaurora.org header.s=default header.b=cpA57M23; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id d10si14578874pls.170.2018.12.03.09.58.58; Mon, 03 Dec 2018 09:59:16 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=cpA57M23; dkim=pass header.i=@codeaurora.org header.s=default header.b=cpA57M23; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726966AbeLCR6I (ORCPT + 99 others); Mon, 3 Dec 2018 12:58:08 -0500 Received: from smtp.codeaurora.org ([198.145.29.96]:57550 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726014AbeLCR6I (ORCPT ); Mon, 3 Dec 2018 12:58:08 -0500 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id 90218609F3; Mon, 3 Dec 2018 17:58:02 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1543859882; bh=W59OOzojtDYd5UiJ3xgMYh8h6bThdV8j4TbEISbrV6k=; h=Subject:To:Cc:References:From:Date:In-Reply-To:From; b=cpA57M23IGeeafjtSvZOXZa3BVK9+lvXwhUtGatP45iMEoKbfzwSC7kd/d2j76kc9 ZiAcWw6R4TchNL5fRldG3rBBamWr7PlfgRRGaejrahbgBPgqDy5SIzdPl0t9B3nKqp wPX+9n41Iu6gZWPVorrSni7GsHS+4bU7SQDkC374= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.7 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_INVALID,DKIM_SIGNED autolearn=no autolearn_force=no version=3.4.0 Received: from [10.226.60.81] (i-global254.qualcomm.com [199.106.103.254]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: jhugo@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id 76D93602F4; Mon, 3 Dec 2018 17:58:01 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1543859882; bh=W59OOzojtDYd5UiJ3xgMYh8h6bThdV8j4TbEISbrV6k=; h=Subject:To:Cc:References:From:Date:In-Reply-To:From; b=cpA57M23IGeeafjtSvZOXZa3BVK9+lvXwhUtGatP45iMEoKbfzwSC7kd/d2j76kc9 ZiAcWw6R4TchNL5fRldG3rBBamWr7PlfgRRGaejrahbgBPgqDy5SIzdPl0t9B3nKqp wPX+9n41Iu6gZWPVorrSni7GsHS+4bU7SQDkC374= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org 76D93602F4 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=jhugo@codeaurora.org Subject: Re: [PATCH] clk: qcom: Fix MSM8998 resets To: Stephen Boyd , Bjorn Andersson Cc: andy.gross@linaro.org, david.brown@linaro.org, mturquette@baylibre.com, linux-arm-msm@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org References: <1543851298-32320-1-git-send-email-jhugo@codeaurora.org> <20181203155538.GQ2225@minitux> <711fb66a-a408-08e2-c0c2-6addf1510937@codeaurora.org> <154385654317.88331.9077579060059188717@swboyd.mtv.corp.google.com> <154385955525.88331.5713343841692637945@swboyd.mtv.corp.google.com> From: Jeffrey Hugo Message-ID: <72534f4d-e0c9-1cf8-0010-8f689ec69f64@codeaurora.org> Date: Mon, 3 Dec 2018 10:58:01 -0700 User-Agent: Mozilla/5.0 (Windows NT 6.1; WOW64; rv:60.0) Gecko/20100101 Thunderbird/60.3.1 MIME-Version: 1.0 In-Reply-To: <154385955525.88331.5713343841692637945@swboyd.mtv.corp.google.com> Content-Type: text/plain; charset=utf-8; format=flowed Content-Language: en-US Content-Transfer-Encoding: 7bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 12/3/2018 10:52 AM, Stephen Boyd wrote: > Quoting Jeffrey Hugo (2018-12-03 09:19:20) >> On 12/3/2018 10:02 AM, Stephen Boyd wrote: >>> Quoting Jeffrey Hugo (2018-12-03 08:08:46) >>>> On 12/3/2018 8:55 AM, Bjorn Andersson wrote: >>>>> On Mon 03 Dec 07:34 PST 2018, Jeffrey Hugo wrote: >>>>> >>>>>> The offsets for the defined BCR reset registers does not match the hardware >>>>>> documentation. Update the values to match the hardware documentation. >>>>>> >>>>> >>>>> Sorry for not spotting this before. >>>>> >>>>>> Fixes: b5f5f525c547 (clk: qcom: Add MSM8998 Global Clock Control (GCC) driver) >>>>>> Signed-off-by: Jeffrey Hugo >>>>>> --- >>>>>> drivers/clk/qcom/gcc-msm8998.c | 38 +++++++++++++++++++------------------- >>>>>> 1 file changed, 19 insertions(+), 19 deletions(-) >>>>>> >>>>>> diff --git a/drivers/clk/qcom/gcc-msm8998.c b/drivers/clk/qcom/gcc-msm8998.c >>>>>> index 9f0ae40..01cc555 100644 >>>>>> --- a/drivers/clk/qcom/gcc-msm8998.c >>>>>> +++ b/drivers/clk/qcom/gcc-msm8998.c >>>>>> @@ -2742,25 +2742,25 @@ enum { >>>>>> }; >>>>>> >>>>>> static const struct qcom_reset_map gcc_msm8998_resets[] = { >>>>>> - [GCC_BLSP1_QUP1_BCR] = { 0x102400 }, >>>>>> - [GCC_BLSP1_QUP2_BCR] = { 0x110592 }, >>>>>> - [GCC_BLSP1_QUP3_BCR] = { 0x118784 }, >>>>>> - [GCC_BLSP1_QUP4_BCR] = { 0x126976 }, >>>>>> - [GCC_BLSP1_QUP5_BCR] = { 0x135168 }, >>>>>> - [GCC_BLSP1_QUP6_BCR] = { 0x143360 }, >>>>>> - [GCC_BLSP2_QUP1_BCR] = { 0x155648 }, >>>>>> - [GCC_BLSP2_QUP2_BCR] = { 0x163840 }, >>>>>> - [GCC_BLSP2_QUP3_BCR] = { 0x172032 }, >>>>>> - [GCC_BLSP2_QUP4_BCR] = { 0x180224 }, >>>>>> - [GCC_BLSP2_QUP5_BCR] = { 0x188416 }, >>>>>> - [GCC_BLSP2_QUP6_BCR] = { 0x196608 }, >>>>>> - [GCC_PCIE_0_BCR] = { 0x438272 }, >>>>>> - [GCC_PDM_BCR] = { 0x208896 }, >>>>>> - [GCC_SDCC2_BCR] = { 0x81920 }, >>>>>> - [GCC_SDCC4_BCR] = { 0x90112 }, >>>>>> - [GCC_TSIF_BCR] = { 0x221184 }, >>>>>> - [GCC_UFS_BCR] = { 0x479232 }, >>>>>> - [GCC_USB_30_BCR] = { 0x61440 }, >>>>>> + [GCC_BLSP1_QUP1_BCR] = { 0x19000 }, >>>>>> + [GCC_BLSP1_QUP2_BCR] = { 0x1b000 }, >>>>>> + [GCC_BLSP1_QUP3_BCR] = { 0x1d000 }, >>>>>> + [GCC_BLSP1_QUP4_BCR] = { 0x1f000 }, >>>>>> + [GCC_BLSP1_QUP5_BCR] = { 0x21000 }, >>>>>> + [GCC_BLSP1_QUP6_BCR] = { 0x23000 }, >>>>>> + [GCC_BLSP2_QUP1_BCR] = { 0x26000 }, >>>>>> + [GCC_BLSP2_QUP2_BCR] = { 0x28000 }, >>>>>> + [GCC_BLSP2_QUP3_BCR] = { 0x2a000 }, >>>>>> + [GCC_BLSP2_QUP4_BCR] = { 0x2c000 }, >>>>>> + [GCC_BLSP2_QUP5_BCR] = { 0x2e000 }, >>>>>> + [GCC_BLSP2_QUP6_BCR] = { 0x30000 }, >>>>>> + [GCC_PCIE_0_BCR] = { 0x6c01c }, >>>>> >>>>> I find GCC_PCIE_0_BCR at 0x6b000 and then GCC_PCIE_0_PHY_BCR at 0x6c01c. >>>> >>>> Doh. Thanks for the double check. GCC_PCIE_0_PHY_BCR is not defined in >>>> include/dt-bindings/clock/qcom,gcc-msm8998.h so I plan to leave it out >>>> until later. >>>> >>>> Expect a v2 shortly. >>> >>> Will you add GCC_PCIE0_PHY_BCR shortly so we don't have to add it later >>> on when it becomes critical? >>> >> >> My plan was to let it sit until it becomes necessary. I'm working on >> USB and found that GCC_QUSB2PHY_PRIM_BCR, GCC_USB3_PHY_BCR, and >> GCC_USB3PHY_PHY_BCR are also missing, so I suspect there are others. >> >> Would you prefer I send a follow up that adds the PCIE phy and the USB >> resets? > > Yes please send a followup patch to add all the possible defines and > implementations that you can find. It makes future cross-tree merges > simpler. > Ok, will do. Will need a bit of time to review the hardware documentation to enumerate a comprehensive list. I'm thinking by the end of the week. -- Jeffrey Hugo Qualcomm Datacenter Technologies as an affiliate of Qualcomm Technologies, Inc. Qualcomm Technologies, Inc. is a member of the Code Aurora Forum, a Linux Foundation Collaborative Project.