Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp8107191imu; Tue, 4 Dec 2018 03:07:26 -0800 (PST) X-Google-Smtp-Source: AFSGD/VeFCu31GrWsWYzbC2lnSYmteaq1sD56gipavDRVDICUF3A4mkd5/A9ZRG5u36n4ihfBHLT X-Received: by 2002:a17:902:5588:: with SMTP id g8mr19692260pli.22.1543921646532; Tue, 04 Dec 2018 03:07:26 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1543921646; cv=none; d=google.com; s=arc-20160816; b=mpp//c6UODdFpdQfDYZyt+yTTlHXZ/0CXno6kILoEIOQewwpMi1ipYW7d1BxigIHwd WMKF7XdzcJu4imH6IKIXaYKgL5PYyV21Q+vyFHHV8uNldRYtqsAC7s1pfRbIvUgLhTMh kGNYV4AHN1MPkn0tuHk7UChueaf2HkC/NlbmgfbFHLLlF4trxqj91ARKlCZBl513Eb27 ljteMpRU551Dr3GKTBKBR30kT/0jFI32qTl5NCXALGGFB55BuWbwjqA451B2MGaxv9Xi 6xTryHHJah8TL8f6lz9cPtO4/NDtx0XRuNnBF7yubKRL71v250+3qTHqhl2nR0yxC3At 07GQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=1EETISB0FNeDdPXkRY+vcv2HsTKPgVtVVbXqyLLGMds=; b=wKzWDcStW91tbkJVOeLlAFolgIzS5mofPVrxfJQdpQa0E4AFJ25OIcmELmxXn5S1GF tfPINXzEPV9nmLOA1ZGFX77GGLxeKntf4PSw2TafqxPdIth+xajCcDc/TSA7O+lFGx7x Xj5OvxDZtmhfagPo/K3HD0yORx8CkbYTr6EseJXZ3fhQGy0YwzegUCN4N+hnxBsB5xrC C8pwqRqg1vWHlhbZHjfdsl1ZEMMv/kf+Ya83/8CM5tiynB5eEuPM70G7xVQuyOu5an5P XI8VqkwRzNXMVOB6iOMODAEuWEoF6pRWzAXtm3zhyb8X0EsTBbmjn2pozdezKkogDTLy UUQw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=qjjmJ379; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id j5si17724393pfg.254.2018.12.04.03.07.11; Tue, 04 Dec 2018 03:07:26 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=qjjmJ379; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728268AbeLDLGL (ORCPT + 99 others); Tue, 4 Dec 2018 06:06:11 -0500 Received: from mail.kernel.org ([198.145.29.99]:54430 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727465AbeLDLGK (ORCPT ); Tue, 4 Dec 2018 06:06:10 -0500 Received: from localhost (5356596B.cm-6-7b.dynamic.ziggo.nl [83.86.89.107]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id E740121536; Tue, 4 Dec 2018 11:06:08 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1543921569; bh=pvW/hSvSokd6vVuf1CZ/Y17UKGvGmAw/as4YAcuaNPc=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=qjjmJ379FXx2ad4lXS9WzJ3MCyScIyoovIXXeiSqT8/iG0Q+BHFeB5UxHOvoAtL44 u4ehjcIi+IcqGySlc16BTT41x1NSQtD1K6mH7wXkia22UjB+g9OKSbKLzBHqKqy1jc tJAqGr1EX2MbLNam9mtEfmBgdN82/QPReWSusGn8= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Peter Zijlstra , Jiri Olsa , Peter Zijlstra , Alexander Shishkin , Arnaldo Carvalho de Melo , Arnaldo Carvalho de Melo , Jiri Olsa , Linus Torvalds , Stephane Eranian , Thomas Gleixner , Vince Weaver , Ingo Molnar Subject: [PATCH 4.14 122/146] perf/x86/intel: Move branch tracing setup to the Intel-specific source file Date: Tue, 4 Dec 2018 11:50:08 +0100 Message-Id: <20181204103731.740114948@linuxfoundation.org> X-Mailer: git-send-email 2.19.2 In-Reply-To: <20181204103726.750894136@linuxfoundation.org> References: <20181204103726.750894136@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review X-Patchwork-Hint: ignore MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.14-stable review patch. If anyone has any objections, please let me know. ------------------ From: Jiri Olsa commit ed6101bbf6266ee83e620b19faa7c6ad56bb41ab upstream. Moving branch tracing setup to Intel core object into separate intel_pmu_bts_config function, because it's Intel specific. Suggested-by: Peter Zijlstra Signed-off-by: Jiri Olsa Acked-by: Peter Zijlstra Cc: Cc: Alexander Shishkin Cc: Arnaldo Carvalho de Melo Cc: Arnaldo Carvalho de Melo Cc: Jiri Olsa Cc: Linus Torvalds Cc: Stephane Eranian Cc: Thomas Gleixner Cc: Vince Weaver Link: http://lkml.kernel.org/r/20181121101612.16272-1-jolsa@kernel.org Signed-off-by: Ingo Molnar Signed-off-by: Greg Kroah-Hartman --- arch/x86/events/core.c | 20 -------------------- arch/x86/events/intel/core.c | 41 ++++++++++++++++++++++++++++++++++++++++- 2 files changed, 40 insertions(+), 21 deletions(-) --- a/arch/x86/events/core.c +++ b/arch/x86/events/core.c @@ -438,26 +438,6 @@ int x86_setup_perfctr(struct perf_event if (config == -1LL) return -EINVAL; - /* - * Branch tracing: - */ - if (attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS && - !attr->freq && hwc->sample_period == 1) { - /* BTS is not supported by this architecture. */ - if (!x86_pmu.bts_active) - return -EOPNOTSUPP; - - /* BTS is currently only allowed for user-mode. */ - if (!attr->exclude_kernel) - return -EOPNOTSUPP; - - /* disallow bts if conflicting events are present */ - if (x86_add_exclusive(x86_lbr_exclusive_lbr)) - return -EBUSY; - - event->destroy = hw_perf_lbr_event_destroy; - } - hwc->config |= config; return 0; --- a/arch/x86/events/intel/core.c +++ b/arch/x86/events/intel/core.c @@ -2973,6 +2973,41 @@ static unsigned long intel_pmu_free_runn return flags; } +static int intel_pmu_bts_config(struct perf_event *event) +{ + struct perf_event_attr *attr = &event->attr; + struct hw_perf_event *hwc = &event->hw; + + if (attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS && + !attr->freq && hwc->sample_period == 1) { + /* BTS is not supported by this architecture. */ + if (!x86_pmu.bts_active) + return -EOPNOTSUPP; + + /* BTS is currently only allowed for user-mode. */ + if (!attr->exclude_kernel) + return -EOPNOTSUPP; + + /* disallow bts if conflicting events are present */ + if (x86_add_exclusive(x86_lbr_exclusive_lbr)) + return -EBUSY; + + event->destroy = hw_perf_lbr_event_destroy; + } + + return 0; +} + +static int core_pmu_hw_config(struct perf_event *event) +{ + int ret = x86_pmu_hw_config(event); + + if (ret) + return ret; + + return intel_pmu_bts_config(event); +} + static int intel_pmu_hw_config(struct perf_event *event) { int ret = x86_pmu_hw_config(event); @@ -2980,6 +3015,10 @@ static int intel_pmu_hw_config(struct pe if (ret) return ret; + ret = intel_pmu_bts_config(event); + if (ret) + return ret; + if (event->attr.precise_ip) { if (!event->attr.freq) { event->hw.flags |= PERF_X86_EVENT_AUTO_RELOAD; @@ -3462,7 +3501,7 @@ static __initconst const struct x86_pmu .enable_all = core_pmu_enable_all, .enable = core_pmu_enable_event, .disable = x86_pmu_disable_event, - .hw_config = x86_pmu_hw_config, + .hw_config = core_pmu_hw_config, .schedule_events = x86_schedule_events, .eventsel = MSR_ARCH_PERFMON_EVENTSEL0, .perfctr = MSR_ARCH_PERFMON_PERFCTR0,