Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp8113109imu; Tue, 4 Dec 2018 03:13:32 -0800 (PST) X-Google-Smtp-Source: AFSGD/U6k/Q0NwQ0O2aJhd1mbl8lRePhnS3L9eak1yw5yVkF4VotqcUvUp+a/qaZ5USAZmaPdLZN X-Received: by 2002:a17:902:3383:: with SMTP id b3mr19290589plc.170.1543922012502; Tue, 04 Dec 2018 03:13:32 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1543922012; cv=none; d=google.com; s=arc-20160816; b=UqI1+xGQ6OTH3nFzp5neR7HAUcB8laGSyuDUI4NXoJuPyjdwBze79j2TEfG5B/Rhhd NpWAh81LjlpEamTJAEz0fVnv5mWZIumso3eE3UfbpjEIWEqgA413bpNj3Lk04T+i+Rak /o357uAo7FpFHWErB2ZCj5MmawW0saIR3McwWPrUqq3oAcy84G0mi4tsIcXUacktG4FA L9RC5ozQFswhh4ELlxYx0xWRBilAKTsbYVzs4NvXilvbqad3j5fQKGs4jTA/ldocEwMG 2bu6TbkfE0fobSr4z5kTqhfft/Lm1jibuJYyNcRndfvoqsf1l2ngYxT8Q/fJkfFcbojE /HRA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=wJ1mrPQa2Ab79lw1kKosQnIJ8v2qRJFd5rAsLio1gt4=; b=Vmgj4s0XJgNP93zutSHtpoXtVugWOYeS+Lm/x38LGQkdllz/Hd/mZYVB1DpoX7Hcsv vx2ZRTkk2hiXlQMsJD6VlG5B/Towr97cQEiuMCnEWXxqG9PHbJ1kFH+SI+YaYm1xJo+7 aHQuuCypcK4TRynMe3gmRIavkq6ElJ8jtbUFt+kZZH89T2yNb/XHGsXnG4xnasUAfTtU BDeeGXE7257z8QZnrZ6GpQEaB+tMWU5ZvhD8FzWr6NCZzGTw7DOsfh0O/zFLuf1vCyor uCAwZcty4V4E2HbuzROmwSMS0DoUDxonk8QwD4jKq8898hgOY6LjuOnbkElKQ4jrz0J9 KRGQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=146DKhzV; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id m8si16772038plt.171.2018.12.04.03.13.17; Tue, 04 Dec 2018 03:13:32 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=146DKhzV; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728369AbeLDLMX (ORCPT + 99 others); Tue, 4 Dec 2018 06:12:23 -0500 Received: from mail.kernel.org ([198.145.29.99]:57652 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727770AbeLDLIV (ORCPT ); Tue, 4 Dec 2018 06:08:21 -0500 Received: from localhost (5356596B.cm-6-7b.dynamic.ziggo.nl [83.86.89.107]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 610B52082D; Tue, 4 Dec 2018 11:08:19 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1543921700; bh=snLAOq7VQpJ4+O0SVCyRqsne3iLAS2S6WoNJKUQwY6g=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=146DKhzVGmlEeaJ6JXgTnCGumgKSundrR3MXDH24IY5C/RqoTp7FVun/OuMEqRKxw 0zJ8Ls4HxDT5Y8JHHfCe/giIyO/jeij7dv0ijbJxtUUO+SwoyCoE3oKnFktZsZn1Cw yPvkILRBAIzwKeDYP+BjTeom+Hl3ySI+o1uTVVM4= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Peter Zijlstra , Jiri Olsa , Peter Zijlstra , Alexander Shishkin , Arnaldo Carvalho de Melo , Arnaldo Carvalho de Melo , Jiri Olsa , Linus Torvalds , Stephane Eranian , Thomas Gleixner , Vince Weaver , Ingo Molnar Subject: [PATCH 4.9 25/50] perf/x86/intel: Move branch tracing setup to the Intel-specific source file Date: Tue, 4 Dec 2018 11:50:20 +0100 Message-Id: <20181204103715.788186980@linuxfoundation.org> X-Mailer: git-send-email 2.19.2 In-Reply-To: <20181204103714.485546262@linuxfoundation.org> References: <20181204103714.485546262@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review X-Patchwork-Hint: ignore MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.9-stable review patch. If anyone has any objections, please let me know. ------------------ From: Jiri Olsa commit ed6101bbf6266ee83e620b19faa7c6ad56bb41ab upstream. Moving branch tracing setup to Intel core object into separate intel_pmu_bts_config function, because it's Intel specific. Suggested-by: Peter Zijlstra Signed-off-by: Jiri Olsa Acked-by: Peter Zijlstra Cc: Cc: Alexander Shishkin Cc: Arnaldo Carvalho de Melo Cc: Arnaldo Carvalho de Melo Cc: Jiri Olsa Cc: Linus Torvalds Cc: Stephane Eranian Cc: Thomas Gleixner Cc: Vince Weaver Link: http://lkml.kernel.org/r/20181121101612.16272-1-jolsa@kernel.org Signed-off-by: Ingo Molnar Signed-off-by: Greg Kroah-Hartman --- arch/x86/events/core.c | 20 -------------------- arch/x86/events/intel/core.c | 41 ++++++++++++++++++++++++++++++++++++++++- 2 files changed, 40 insertions(+), 21 deletions(-) --- a/arch/x86/events/core.c +++ b/arch/x86/events/core.c @@ -437,26 +437,6 @@ int x86_setup_perfctr(struct perf_event if (config == -1LL) return -EINVAL; - /* - * Branch tracing: - */ - if (attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS && - !attr->freq && hwc->sample_period == 1) { - /* BTS is not supported by this architecture. */ - if (!x86_pmu.bts_active) - return -EOPNOTSUPP; - - /* BTS is currently only allowed for user-mode. */ - if (!attr->exclude_kernel) - return -EOPNOTSUPP; - - /* disallow bts if conflicting events are present */ - if (x86_add_exclusive(x86_lbr_exclusive_lbr)) - return -EBUSY; - - event->destroy = hw_perf_lbr_event_destroy; - } - hwc->config |= config; return 0; --- a/arch/x86/events/intel/core.c +++ b/arch/x86/events/intel/core.c @@ -2822,6 +2822,41 @@ static unsigned long intel_pmu_free_runn return flags; } +static int intel_pmu_bts_config(struct perf_event *event) +{ + struct perf_event_attr *attr = &event->attr; + struct hw_perf_event *hwc = &event->hw; + + if (attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS && + !attr->freq && hwc->sample_period == 1) { + /* BTS is not supported by this architecture. */ + if (!x86_pmu.bts_active) + return -EOPNOTSUPP; + + /* BTS is currently only allowed for user-mode. */ + if (!attr->exclude_kernel) + return -EOPNOTSUPP; + + /* disallow bts if conflicting events are present */ + if (x86_add_exclusive(x86_lbr_exclusive_lbr)) + return -EBUSY; + + event->destroy = hw_perf_lbr_event_destroy; + } + + return 0; +} + +static int core_pmu_hw_config(struct perf_event *event) +{ + int ret = x86_pmu_hw_config(event); + + if (ret) + return ret; + + return intel_pmu_bts_config(event); +} + static int intel_pmu_hw_config(struct perf_event *event) { int ret = x86_pmu_hw_config(event); @@ -2829,6 +2864,10 @@ static int intel_pmu_hw_config(struct pe if (ret) return ret; + ret = intel_pmu_bts_config(event); + if (ret) + return ret; + if (event->attr.precise_ip) { if (!event->attr.freq) { event->hw.flags |= PERF_X86_EVENT_AUTO_RELOAD; @@ -3265,7 +3304,7 @@ static __initconst const struct x86_pmu .enable_all = core_pmu_enable_all, .enable = core_pmu_enable_event, .disable = x86_pmu_disable_event, - .hw_config = x86_pmu_hw_config, + .hw_config = core_pmu_hw_config, .schedule_events = x86_schedule_events, .eventsel = MSR_ARCH_PERFMON_EVENTSEL0, .perfctr = MSR_ARCH_PERFMON_PERFCTR0,