Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp8113383imu; Tue, 4 Dec 2018 03:13:50 -0800 (PST) X-Google-Smtp-Source: AFSGD/XvIduGudXtiB1fJUvi+MkrDrDQTJJqNhurfHdkeCZnHN5IqsEt3f7eKEharHlbFIQK4O4x X-Received: by 2002:a62:f54f:: with SMTP id n76mr19650787pfh.59.1543922030447; Tue, 04 Dec 2018 03:13:50 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1543922030; cv=none; d=google.com; s=arc-20160816; b=oBLDUcyiNcw8qjb6sDLyxo2yrqESgfwVEZbeHLPiSc2oEnw9E9cLSWY9XlWWaQEGXW z89rbji/zPTvFAqWvZXg7OCMViM1i9nroxgaiiFY2JdvS9H6e04shSoxUvmK05DouZ05 SJJcvHvOj/pALDePOgQM/plgEwFKQT6t8P5pFOHpVcWg2zi/VEL218wDpvloPxRg4tfC TIvWtal39ztRHiID1BsnFmlTu5eaMStlJW6brGyrih6A1qUbmRNmADYfWZpB9QtSEbQF 1kDqWbPPbTTn0Z2j++HBdHA3a1e/RcL9V9mcRj+2JcxbQhkc61b4M3IxkK6berxNmpvk WINw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=LWJay2Xcoax9YG30QeonpA8X3pgtr9zFmEFMLxJDKfo=; b=F6qzpV+K77h5GXLhEfcaGWkOKJHUjtHfzoVaF4o//igMY3vt4W4UYPxACJADuD7LXu 9EiDRlHcmdj0yblxO2yHEXqGuxAvSasePaxywKhKg1GbLqJTu8ppYKr20P7VUcQSdElh Q+BZNtsMSC/BgEvLIci3cxBw8NZg0VSpgNdg7/qzLvfk8f61tXbGKYZW3KMVF64zJQus 5HmiCF90P2XCHJF6oHprnx5mA1Q/OuewhTQxRgJYNad/mX+cwbrZ2mVRVnH0UZtm4LC9 HwP7AXjxVFqy2f6wQbS699XzoFwQADpWzgjBpUiFYbboZyHgmL4wYL81/EX/uNc7gwpH sBPQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=emAUjlKY; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id v10si17080889plp.183.2018.12.04.03.13.35; Tue, 04 Dec 2018 03:13:50 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=emAUjlKY; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728617AbeLDLIZ (ORCPT + 99 others); Tue, 4 Dec 2018 06:08:25 -0500 Received: from mail.kernel.org ([198.145.29.99]:57720 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727501AbeLDLIX (ORCPT ); Tue, 4 Dec 2018 06:08:23 -0500 Received: from localhost (5356596B.cm-6-7b.dynamic.ziggo.nl [83.86.89.107]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id EF6882087F; Tue, 4 Dec 2018 11:08:21 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1543921702; bh=0SczjAMoJMjaMg2ucflbq2ipWq00zrmYpMhIsmm8llI=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=emAUjlKYOehCH9zI1Px61IdgaSoHYYULZytj4FDP9eryipA6vOZ+xTu+OuKU4TgsE xVWYNMZ6lwo6f/I/jVFMWqLMu/kbJCjeqz1QkbESx2KY3rZWkI6hzzNR8PrYKRWIjo hvVr2YDCuts8MSWZHDr9Ynrrnti7FkKDmAXjcgOw= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Jiri Olsa , Peter Zijlstra , Alexander Shishkin , Arnaldo Carvalho de Melo , Arnaldo Carvalho de Melo , Jiri Olsa , Linus Torvalds , Peter Zijlstra , Stephane Eranian , Thomas Gleixner , Vince Weaver , Ingo Molnar Subject: [PATCH 4.9 26/50] perf/x86/intel: Add generic branch tracing check to intel_pmu_has_bts() Date: Tue, 4 Dec 2018 11:50:21 +0100 Message-Id: <20181204103715.836596245@linuxfoundation.org> X-Mailer: git-send-email 2.19.2 In-Reply-To: <20181204103714.485546262@linuxfoundation.org> References: <20181204103714.485546262@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review X-Patchwork-Hint: ignore MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.9-stable review patch. If anyone has any objections, please let me know. ------------------ From: Jiri Olsa commit 67266c1080ad56c31af72b9c18355fde8ccc124a upstream. Currently we check the branch tracing only by checking for the PERF_COUNT_HW_BRANCH_INSTRUCTIONS event of PERF_TYPE_HARDWARE type. But we can define the same event with the PERF_TYPE_RAW type. Changing the intel_pmu_has_bts() code to check on event's final hw config value, so both HW types are covered. Adding unlikely to intel_pmu_has_bts() condition calls, because it was used in the original code in intel_bts_constraints. Signed-off-by: Jiri Olsa Acked-by: Peter Zijlstra Cc: Cc: Alexander Shishkin Cc: Arnaldo Carvalho de Melo Cc: Arnaldo Carvalho de Melo Cc: Jiri Olsa Cc: Linus Torvalds Cc: Peter Zijlstra Cc: Stephane Eranian Cc: Thomas Gleixner Cc: Vince Weaver Link: http://lkml.kernel.org/r/20181121101612.16272-2-jolsa@kernel.org Signed-off-by: Ingo Molnar Signed-off-by: Greg Kroah-Hartman --- arch/x86/events/intel/core.c | 17 +++-------------- arch/x86/events/perf_event.h | 13 +++++++++---- 2 files changed, 12 insertions(+), 18 deletions(-) --- a/arch/x86/events/intel/core.c +++ b/arch/x86/events/intel/core.c @@ -2198,16 +2198,7 @@ done: static struct event_constraint * intel_bts_constraints(struct perf_event *event) { - struct hw_perf_event *hwc = &event->hw; - unsigned int hw_event, bts_event; - - if (event->attr.freq) - return NULL; - - hw_event = hwc->config & INTEL_ARCH_EVENT_MASK; - bts_event = x86_pmu.event_map(PERF_COUNT_HW_BRANCH_INSTRUCTIONS); - - if (unlikely(hw_event == bts_event && hwc->sample_period == 1)) + if (unlikely(intel_pmu_has_bts(event))) return &bts_constraint; return NULL; @@ -2825,10 +2816,8 @@ static unsigned long intel_pmu_free_runn static int intel_pmu_bts_config(struct perf_event *event) { struct perf_event_attr *attr = &event->attr; - struct hw_perf_event *hwc = &event->hw; - if (attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS && - !attr->freq && hwc->sample_period == 1) { + if (unlikely(intel_pmu_has_bts(event))) { /* BTS is not supported by this architecture. */ if (!x86_pmu.bts_active) return -EOPNOTSUPP; @@ -2887,7 +2876,7 @@ static int intel_pmu_hw_config(struct pe /* * BTS is set up earlier in this path, so don't account twice */ - if (!intel_pmu_has_bts(event)) { + if (!unlikely(intel_pmu_has_bts(event))) { /* disallow lbr if conflicting events are present */ if (x86_add_exclusive(x86_lbr_exclusive_lbr)) return -EBUSY; --- a/arch/x86/events/perf_event.h +++ b/arch/x86/events/perf_event.h @@ -835,11 +835,16 @@ static inline int amd_pmu_init(void) static inline bool intel_pmu_has_bts(struct perf_event *event) { - if (event->attr.config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS && - !event->attr.freq && event->hw.sample_period == 1) - return true; + struct hw_perf_event *hwc = &event->hw; + unsigned int hw_event, bts_event; - return false; + if (event->attr.freq) + return false; + + hw_event = hwc->config & INTEL_ARCH_EVENT_MASK; + bts_event = x86_pmu.event_map(PERF_COUNT_HW_BRANCH_INSTRUCTIONS); + + return hw_event == bts_event && hwc->sample_period == 1; } int intel_pmu_save_and_restart(struct perf_event *event);